# Single 16-Channel/Differential 8-Channel, CMOS Analog Multiplexers ## **DG406, DG407** The DG406 and DG407 monolithic CMOS analog multiplexers are drop-in replacements for the popular DG506A and DG507A series devices. They each include an array of sixteen analog switches, a TTL and CMOS compatible digital decode circuit for channel selection, a voltage reference for logic thresholds, and an ENABLE input for device selection when several multiplexers are present. These multiplexers feature lower signal ON-resistance ( $<100\Omega$ ) and faster transition time ( $t_{TRANS} < 300$ ns) compared to the DG506A and DG507A. Charge injection has been reduced, simplifying sample and hold applications. The improvements in the DG406 series are made possible by using a high voltage silicon-gate process. An epitaxial layer prevents the latch-up associated with older CMOS technologies. The 44V maximum voltage range permits controlling $30V_{P-P}$ signals when operating with $\pm 15V$ power supplies. The sixteen switches are bilateral, equally matched for AC or bidirectional signals. The ON-resistance variation with analog signals is quite low over a ±5V analog input range. #### **Features** | ON-Resistance (Max) | <b>100</b> Ω | |------------------------------|--------------| | • Low Power Consumption (PD) | . <1.2mW | | Fast Transition Time (Max) | 300ns | - Low Charge Injection - . TTL, CMOS Compatible - Single or Split Supply Operation - Pb-Free (RoHS Compliant) ### **Applications** - Battery Operated Systems - · Data Acquisition - · Medical Instrumentation - · Hi-Rel Systems - · Communication Systems - Automatic Test Equipment ### **Related Literature** Technical Brief <u>TB363</u> "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" **FIGURE 1. TYPICAL APPLICATION** FIGURE 2. ±15 DUAL SUPPLY r<sub>ON</sub> CURVES AT VARIOUS TEMPERATURES ## **Pin Configurations** ## **Pin Description** | DG406<br>(PDIP, SOIC) | DG407<br>(PDIP, SOIC) | SYMBOL | DESCRIPTION | |-----------------------------------|-----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | V+ | Positive Power Supply | | 2, 3, 13 | 3, 13, 14, | NC | No Connect- No Internal Connection | | 4, 5, 6, 7, 8, 9, 10, 11 | - | S <sub>16</sub> thru S <sub>9</sub> | Source Switch Terminals (These pins can be an input or output) | | 12 | 12 | GND | Ground (0V) Reference | | 14, 15, 16, 17 | - | A <sub>3</sub> thru A <sub>0</sub> | Logic Control Inputs | | - | 15, 16, 17 | A <sub>2</sub> thru A <sub>0</sub> | Logic Control Inputs | | 18 | 18 | EN | Active High Digital Input (When low device is disabled and all switches are turned off. When high the Ax logic inputs determine which switch is turned on. | | 19, 20, 21, 22, 23, 24, 25,<br>26 | - | S1 thru S8 | Source Switch Terminals (These pins can be an input or output) | | 27 | 27 | V <sub>-</sub> | Negative Power Supply (Single supply application this pin will be connected to ground.) | | 28 | - | D | Drain Switch Terminal (This pin can be an input or output) | | - | 2, 28 | D <sub>B</sub> , D <sub>A</sub> | Drain Switch Terminal (This pin can be an input or output) | | - | 4, 5, 6, 7, 8, 9, 10, 11 | S <sub>1B</sub> thru S <sub>8B</sub> | Source Switch Terminals B (These pins can be an input or output) | | - | 19, 20, 21, 22, 23, 24, 25,<br>26 | S <sub>1A</sub> thru S <sub>8A</sub> | Source Switch Terminals A (These pins can be an input or output) | ## **Ordering Information** | PART<br>NUMBER<br>(Notes 2, 4) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # | |--------------------------------|-----------------|---------------------|--------------------------|----------------| | DG406DJZ | DG406DJZ | -40 to +85 | 28 Ld PDIP (Note 3) | E28.6 | | DG406DYZ | DG406DYZ | -40 to +85 | 28 Ld SOIC | M28.3 | | DG406DYZ-T (Note 1) | DG406DYZ | -40 to +85 | 28 Ld SOIC Tape and Reel | M28.3 | | DG407DJZ | DG407DJZ | -40 to +85 | 28 Ld PDIP (Note 3) | E28.6 | | DG407DYZ | DG407DYZ | -40 to +85 | 28 Ld SOIC | M28.3 | | DG407DYZ-T (Note 1) | DG407DYZ | -40 to +85 | 28 Ld SOIC Tape and Reel | M28.3 | #### NOTES: - 1. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. Pb-free PDIPs can be used for through-hole wave solder processing only. They are not intended for use in Reflow solder processing applications. - 4. For Moisture Sensitivity Level (MSL), please see device information page for <u>DG406, DG407</u>. For more information on MSL, please see tech brief <u>TB363</u> ## Schematic Diagram (Typical Channel) ## **Functional Diagrams** ## **Truth Tables** **TABLE 1. DG406 TRUTH TABLE** | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>O</sub> | EN | ON SWITCH | |----------------|----------------|----------------|----------------|----|-----------| | Х | Х | Х | Х | 0 | None | | 0 | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 0 | 1 | 1 | 2 | | 0 | 0 | 1 | 0 | 1 | 3 | | 0 | 0 | 1 | 1 | 1 | 4 | | 0 | 1 | 0 | 0 | 1 | 5 | | 0 | 1 | 0 | 1 | 1 | 6 | | 0 | 1 | 1 | 0 | 1 | 7 | | 0 | 1 | 1 | 1 | 1 | 8 | | 1 | 0 | 0 | 0 | 1 | 9 | | 1 | 0 | 0 | 1 | 1 | 10 | | 1 | 0 | 1 | 0 | 1 | 11 | | 1 | 0 | 1 | 1 | 1 | 12 | | 1 | 1 | 0 | 0 | 1 | 13 | | 1 | 1 | 0 | 1 | 1 | 14 | | 1 | 1 | 1 | 0 | 1 | 15 | | 1 | 1 | 1 | 1 | 1 | 16 | TABLE 2. DG407 TRUTH TABLE | A <sub>2</sub> | A <sub>1</sub> | A <sub>O</sub> | EN | ON SWITCH PAIR | |----------------|----------------|----------------|----|----------------| | Х | х | х | 0 | None | | 0 | 0 | 0 | 1 | 1A, 1B | | 0 | 0 | 1 | 1 | 2A, 2B | | 0 | 1 | 0 | 1 | 3A, 3B | | 0 | 1 | 1 | 1 | 4A, 4B | | 1 | 0 | 0 | 1 | 5A, 5B | | 1 | 0 | 1 | 1 | 6A, 6B | | 1 | 1 | 0 | 1 | 7A, 7B | | 1 | 1 | 1 | 1 | 8A, 8B | $\label{eq:Logic "0" = V_{AL} < 0.8V.} \\ \text{Logic "1" = V_{AH} > 2.4V.} \\ \text{X = Don't Care.}$ ### **Absolute Maximum Ratings** | V+ to V | |----------------------------------------------------------| | Digital Inputs, V <sub>S</sub> , V <sub>D</sub> (Note 6) | | (V-) -2V to (V+) +2V or 20mA, | | Whichever Occurs First | | Continuous Current (Any Terminal) | | Peak Current, S or D | | (Pulsed 1ms, 10% Duty Cycle Max) | #### **Thermal Information** | Thermal Resistance (Typical, Note 5) | $\theta_{JA}(^{\circ}C/W)$ | |--------------------------------------------------|----------------------------| | PDIP Package* | 60 | | SOIC Package | | | Maximum Junction Temperature | +150°C | | Maximum Storage Temperature Range | -65°C to +150°C | | Pb-Free Reflow Profile | see link below | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | \*Pb-free PDIPs can be used for through-hole wave solder processing only. They are not intended for use in Reflow solder processing applications. #### **Operating Conditions** Temperature Range .....-40 °C to +85 °C CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 5. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - 6. Signals on $S_X$ , $D_X$ , EN or $A_X$ exceeding V+ or V- are clamped by internal diodes. Limit diode current to maximum current ratings. **Electrical Specifications** Test Conditions: V+ = +15V, V- = -15V, V<sub>AL</sub> = 0.8V, V<sub>AH</sub> = 2.4V Unless Otherwise Specified. **Bold-face limits** apply over the operating temperature range, -40°C to +85°C. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 7, 12) | TYP<br>(Note 8) | MAX<br>(Notes 7, 12) | UNITS | |-------------------------------------------------------------|--------------------------------------------------------------|--------------|----------------------|-----------------|----------------------|-------| | DYNAMIC CHARACTERISTICS | | | | 1 | ı | | | Transition Time, t <sub>TRANS</sub> | (See Figure 3) | 25 | - | 200 | 300 | ns | | | | Full | - | - | 400 | ns | | Break-Before-Make Interval, t <sub>OPEN</sub> | (See Figure 5) | 25 | 25 | 50 | - | ns | | | | Full | 10 | - | - | ns | | Enable Turn-ON Time, t <sub>ON(EN)</sub> | (See Figure 4) | 25 | - | 150 | 200 | ns | | | | Full | - | - | 400 | ns | | Enable Turn-OFF Time, t <sub>OFF(EN)</sub> | | 25 | - | 70 | 150 | ns | | | | Full | - | - | 300 | ns | | Charge Injection, Q | $C_L = 1nF$ , $V_S = 0V$ , $R_S = 0\Omega$ | 25 | - | 40 | - | pC | | OFF-Isolation, OIRR | $V_{EN}$ = 0V, $R_L$ = 1k $\Omega$ ,<br>f = 100kHz (Note 11) | 25 | - | -69 | - | dB | | Logic Input Capacitance, C <sub>IN</sub> | f = 1MHz | 25 | - | 7 | - | pF | | Source OFF Capacitance, C <sub>S(OFF)</sub> | V <sub>EN</sub> = 0V, V <sub>S</sub> = 0V, f = 1MHz | 25 | - | 8 | - | pF | | Drain OFF Capacitance, C <sub>D(OFF)</sub> DG406 | $V_{EN} = 0V, V_{D} = 0V, f = 1MHz$ | 25 | - | 160 | - | pF | | DG407 | | 25 | - | 80 | - | pF | | Drain ON Capacitance, C <sub>D(ON)</sub> DG406 | $V_{EN} = 5V, V_D = 0V, f = 1MHz$ | 25 | - | 180 | - | pF | | DG407 | | 25 | - | 90 | - | pF | | DIGITAL INPUT CHARACTERISTICS | | | | 1 | | | | Logic High Input Voltage, V <sub>INH</sub> | | Full | 2.4 | - | - | V | | Logic Low Input Voltage, V <sub>INL</sub> | | Full | - | - | 0.8 | V | | Logic High Input Current, I <sub>AH</sub> | V <sub>A</sub> = 2.4V, 15V | Full | -1 | - | 1 | μΑ | | Logic Low Input Current, I <sub>AL</sub> | V <sub>EN</sub> = 0V, 2.4V, V <sub>A</sub> = 0V | Full | -1 | - | 1 | μΑ | | ANALOG SWITCH CHARACTERISTICS | 1 | | | П | 1 | | | Drain-Source ON-Resistance, r <sub>DS(ON)</sub> | $V_D = \pm 10V, I_S = \pm 10mA$ | 25 | - | 50 | 100 | Ω | | | (Note 9) | Full | - | - | 125 | Ω | | $r_{DS(ON)}$ Matching Between Channels, $\Delta r_{DS(ON)}$ | V <sub>D</sub> = 10V, -10V (Note 10) | 25 | - | 5 | - | % | **Electrical Specifications** Test Conditions: V+=+15V, $V_-=-15V$ , $V_{AL}=0.8V$ , $V_{AH}=2.4V$ Unless Otherwise Specified. **Bold-face limits** apply over the operating temperature range, -40 °C to +85 °C. (**Continued**) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 7, 12) | TYP<br>(Note 8) | MAX<br>(Notes 7, 12) | UNITS | |-------------------------------------------------|----------------------------------------|--------------|----------------------|-----------------|----------------------|-------| | Source OFF Leakage Current, I <sub>S(OFF)</sub> | $V_{EN} = 0V, V_S = \pm 10V,$ | 25 | -0.5 | 0.01 | 0.5 | nA | | | $V_D = +10V$ | Full | -5 | - | 5 | nA | | Drain OFF Leakage Current, I <sub>D(OFF)</sub> | | | | | | | | DG406 | | 25 | -1 | 0.04 | 1 | nA | | | | Full | -40 | - | 40 | nA | | DG407 | | 25 | -1 | 0.04 | 1 | nA | | | | Full | -20 | - | 20 | nA | | Drain ON Leakage Current, I <sub>D(ON)</sub> | $V_S = V_D = \pm 10V \text{ (Note 9)}$ | | | | | | | DG406 DG407 | | 25 | -1 | 0.04 | 1 | nA | | | | Full | -40 | - | 40 | nA | | | | 25 | -1 | 0.04 | 1 | nA | | | | Full | -20 | - | 20 | nA | | POWER SUPPLY CHARACTERISTICS | | | | | | | | Positive Supply Current, I+ | $V_{EN} = V_A = 0V \text{ or } 5V$ | 25 | - | 13 | 30 | μΑ | | | (Standby) | Full | - | - | 75 | μΑ | | Negative Supply Current, I- | | 25 | -1 | -0.01 | - | μΑ | | | | Full | -10 | - | - | μΑ | | Positive Supply Current, I+ | $V_{EN} = 2.4V, V_A = 0V$ | 25 | - | 80 | 100 | μΑ | | | (Enabled) | Full | - | - | 200 | μΑ | | Negative Supply Current, I- | | 25 | -1 | -0.01 | - | μΑ | | | | Full | -10 | - | - | μΑ | ## **Electrical Specifications** MSingle Supply Test Conditions: V+ = 12V, V- = 0V, $V_{AL} = 0.8V$ , $V_{AH} = 2.4V$ , Unless Otherwise Specified. | PARAMETER | TEST<br>CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 7, 12) | TYP<br>(Note 8) | MAX<br>(Notes 7, 12) | UNITS | |----------------------------------------------------------------------|-------------------------------------------------------------------------|--------------|----------------------|-----------------|----------------------|-------| | DYNAMIC CHARACTERISTICS | <u> </u> | | | | | | | Switching Time of Multiplexer, t <sub>TRANS</sub> | $V_{S1} = 8V, V_{S8} = 0V, V_{IN} = 2.4V$ | 25 | - | 300 | 450 | ns | | Enable Turn-ON Time, t <sub>ON(EN)</sub> | V <sub>INH</sub> = 2.4V, V <sub>INL</sub> = 0V,<br>V <sub>S1</sub> = 5V | 25 | - | 250 | 600 | ns | | Enable Turn-OFF Time, t <sub>OFF(EN)</sub> | | 25 | - | 150 | 300 | ns | | Charge Injection, Q | $C_L = 1$ nF, $V_S = 6$ V, $R_S = 0$ Ω | 25 | - | 20 | - | pC | | ANALOG SWITCH CHARACTERISTICS | , | | | 11 | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | 12 | V | | Drain-Source ON-Resistance, rDS(ON) | V <sub>D</sub> = 3V, 10V, I <sub>S</sub> = -1mA<br>(Note 9) | 25 | - | 90 | 120 | Ω | | $r_{DS(ON)}$ Matching Between Channels (Note 6), $\Delta r_{DS(ON)}$ | | 25 | - | 5 | - | % | | Source Off Leakage Current,I <sub>S(OFF)</sub> | $V_{EN} = 0V$ , $V_D = 10V$ or 0.5V, | 25 | - | 0.01 | - | nA | | Drain Off Leakage Current, I <sub>D(OFF)</sub> DG406 | V <sub>S</sub> = 0.5V or 10V | 25 | - | 0.04 | - | nA | | DG407 | | 25 | - | 0.04 | - | nA | #### **Electrical Specifications**MSingle Supply Test Conditions: V+ = 12V, V- = 0V, V<sub>AL</sub> = 0.8V, V<sub>AH</sub> = 2.4V, Unless Otherwise Specified. (Continued) | PARAMETER | TEST<br>CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 7, 12) | TYP<br>(Note 8) | MAX<br>(Notes 7, 12) | UNITS | |----------------------------------------------|-------------------------------------------------------|--------------|----------------------|-----------------|----------------------|-------| | Drain On Leakage Current, I <sub>D(ON)</sub> | $V_S = V_D = \pm 10V \text{ (Note 9)}$ | | | | | | | DG406 | | 25 | - | 0.04 | - | nA | | DG407 | | 25 | - | 0.04 | - | nA | | POWER SUPPLY CHARACTERISTICS | | | 1 | | 1 | | | Positive Supply Current (I+) | V <sub>EN</sub> = 0V or 5V, V <sub>A</sub> = 0V or 5V | 25 | - | 13 | 30 | μΑ | | (Standby) | | Full | - | 13 | 75 | μΑ | | Negative Supply Current (I-) | | 25 | -1 | -0.01 | - | μΑ | | (Enabled) | | Full | -5 | -0.01 | - | μΑ | #### NOTES: - 7. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 8. Typical values are for design only and are not production tested. - 9. Sequence each switch ON. - 10. $\Delta r_{DS(ON)} = (r_{DS(ON)}(Max) r_{DS(ON)}(Min)) \div r_{DS(ON)}$ average. - 11. Worst case isolation occurs on channel 8B due to proximity to the drain pin. - 12. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. ### **Test Circuits and Waveforms** FIGURE 3A. DG406 TEST CIRCUIT FIGURE 3B. DG407 TEST CIRCUIT FIGURE 3C. MEASUREMENT POINTS FIGURE 3. TRANSITION TIME ## **Test Circuits and Waveforms (Continued)** FIGURE 4A. DG406 TEST CIRCUIT FIGURE 4B. DG407 TEST CIRCUIT FIGURE 4C. MEASUREMENT POINTS FIGURE 4. ENABLE SWITCHING TIMES FIGURE 5A. TEST CIRCUIT FIGURE 5B. MEASUREMENT POINTS FIGURE 5. BREAK-BEFORE-MAKE INTERVAL ## **Typical Performance Curves** FIGURE 6. r<sub>DS(ON)</sub> vs V<sub>D</sub> AND SUPPLY FIGURE 7. r<sub>DS(ON)</sub> vs V<sub>D</sub> AND TEMPERATURE FIGURE 8. $r_{DS(ON)}$ vs $V_D$ AND SUPPLY FIGURE 9. $I_D$ , $I_S$ LEAKAGE CURRENTS vs ANALOG VOLTAGE FIGURE 10. ID, IS LEAKAGE VS TEMPERATURE FIGURE 11. SWITCHING TIMES vs BIPOLAR SUPPLIES -140 ## Typical Performance Curves (Continued) FIGURE 12. SWITCHING TIMES vs SINGLE SUPPLY FIGURE 14. SUPPLY CURRENTS vs SWITCHING FREQUENCY FIGURE 15. $t_{ON}/t_{OFF}$ vs TEMPERATURE FIGURE 16. SWITCHING THRESHOLD vs SUPPLY VOLTAGE ## **Die Characteristics** #### **DIE DIMENSIONS:** 2490µm x 4560µm x 485µm #### **METALLIZATION:** Type: SiAI Thickness: 12kÅ ±1kÅ #### **PASSIVATION:** Type: Nitride Thickness: 8kÅ ±1kÅ #### **WORST CASE CURRENT DENSITY:** $9.1 \times 10^4 \, \text{A/cm}^2$ ## **Metallization Mask Layout** DG407 ## **Die Characteristics** #### **DIE DIMENSIONS:** 2490µm x 4560µm x 485µm #### **METALLIZATION:** Type: SiAI Thickness: 12kÅ ±1kÅ #### **PASSIVATION:** Type: Nitride Thickness: 8kÅ ±1kÅ #### **WORST CASE CURRENT DENSITY:** $9.1 \times 10^4 \, \text{A/cm}^2$ ## **Metallization Mask Layout** DG406 ## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev. | DATE | REVISION | CHANGE | |--------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | October 1, 2013 | FN3116.11 | Converted to new Intersil template. Removed obsolete parts from ordering information as follows: DG406DJ DG406DY DG406DY-T DG407DY DG407DJ Added P/N DG407DYZ-T to Ordering Information table. | | March 13, 2006 | FN3116.9 | Redline Release parts added to ordering information. | | September 17, 2004 | FN3116.8 | Pb-free parts added. | | August 1, 2000 | FN3116.6 | Initial Release to web. | ### **About Intersil** Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil, visit our website at <a href="https://www.intersil.com">www.intersil.com</a>. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com/en/support/ask-an-expert.html">www.intersil.com/en/support/ask-an-expert.html</a>. Reliability reports are also available from our website at <a href="https://www.intersil.com/en/support/qualandreliability.html#reliability">https://www.intersil.com/en/support/qualandreliability.html#reliability</a> ### Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - 6. E and $\boxed{e_A}$ are measured with the leads constrained to be perpendicular to datum $\boxed{-C_-}$ . - e<sub>B</sub> and e<sub>C</sub> are measured at the lead tips with the leads unconstrained. e<sub>C</sub> must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - 10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 0.045 inch (0.76 1.14mm). ## E28.6 (JEDEC MS-011-AB ISSUE B) 28 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |----------------|-----------|-------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.250 | - | 6.35 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.125 | 0.195 | 3.18 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.030 | 0.070 | 0.77 | 1.77 | 8 | | С | 0.008 | 0.015 | 0.204 | 0.381 | - | | D | 1.380 | 1.565 | 35.1 | 39.7 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | E | 0.600 | 0.625 | 15.24 | 15.87 | 6 | | E1 | 0.485 | 0.580 | 12.32 | 14.73 | 5 | | е | 0.100 BSC | | 2.54 BSC | | - | | e <sub>A</sub> | 0.600 BSC | | 15.24 BSC | | 6 | | e <sub>B</sub> | - | 0.700 | - | 17.78 | 7 | | L | 0.115 | 0.200 | 2.93 | 5.08 | 4 | | N | 28 | | 28 | | 9 | Rev. 1 12/00 ### Small Outline Plastic Packages (SOIC) ## M28.3 (JEDEC MS-013-AE ISSUE C) 28 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|----------|----------------|-------------|----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0926 | 0.1043 | 2.35 | 2.65 | - | | A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - | | В | 0.013 | 0.0200 | 0.33 | 0.51 | 9 | | С | 0.0091 | 0.0125 | 0.23 | 0.32 | - | | D | 0.6969 | 0.7125 | 17.70 | 18.10 | 3 | | Е | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 | | е | 0.05 BSC | | 1.27 BSC | | - | | Н | 0.394 | 0.419 | 10.00 | 10.65 | - | | h | 0.01 | 0.029 | 0.25 | 0.75 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 28 | | 28 | | 7 | | α | 0° | 8 <sup>o</sup> | 0° | 8 <sup>0</sup> | - | Rev. 1, 1/13 #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. 15 intersil For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com