# SN54196, SN54197, SN54LS196, SN54LS197, SN54S196, SN54S197, SN74196, SN74197, SN74LS196, SN74LS197, SN74S196, SN74S197, SN74S197, SN74S196, SN74S197, SN74S197, SN74S197, SN74S197, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN54S198, SN54S197, SN54S198, SN55S198, SN54S198, SN55S198, SN54S198, SN55S198, SN55S198, SN55S1

SDLS077

OCTOBER 1976-REVISED MARCH 1988

- Performs BCD, Bi-Quinary, or Binary Counting
- Fully Programmable
- Fully Independent Clear Input
- Input Clamping Diodes Simplify System Design
- Output QA Maintains Full Fan-out Capability In Addition to Driving Clock-2 Input

|                | GUARA     | NTEED    | TYPICAL           |
|----------------|-----------|----------|-------------------|
| TYPES          | COUNT FR  | EQUENCY  | POWER DISSIPATION |
|                | CLOCK 1   | CLOCK 2  | FUNER DISSIFATION |
| 196, 197       | 0-50 MHz  | 0-25 MHz | 240 mW            |
| 'LS196, 'LS197 | 0-30 MHz  | 0-15 MHz | Wm 08             |
| '\$196, 'S197  | 0-100 MHz | 0-50 MHz | 375 mW            |

#### description

These high-speed monolithic counters consist of four d-c coupled, master-slave flip-flops, which are internally interconnected to provide either a divide-by-two and a divide-by-five counter ('196, 'LS196, 'S196) or a divide-by-two and a divide-by-eight counter ('197, 'LS197, 'S197). These four counters are fully programmable; that is, the outputs may be preset to any state by placing a low on the count/load input and entering the desired data at the data inputs. The outputs will change to agree with the data inputs independent of the state of the clocks.

During the count operation, transfer of information to the outputs occurs on the negative-going edge of the clock pulse. These counters feature a direct clear which when taken low sets all outputs low regardless of the states of the clocks.

These counters may also be used as 4-bit latches by using the count/load input as the strobe and entering data at the data inputs. The outputs will directly follow the data inputs when the count/load is low, but will remain unchanged when the count/load is high and the clock inputs are inactive.

All inputs are diode-clamped to minimize transmission-line effects and simplify system design. These circuits are compatible with most TTL logic families. Series 54, 54LS, and 54S circuits are characterized for operation over the full military temperature range of  $-55^{\circ}\mathrm{C}$  to 125°C; Series 74, 74LS, and 74S circuits are characterized for operation from 0°C to 70°C.

SN54196, SN54LS196, SN54S196, SN54197, SN54LS197, SN64S197...J OR W PACKAGE SN74196, SN74197...N PACKAGE SN74LS196, SN74S196, SN74LS197, SN74S197...D OR N PACKAGE (TOP VIEW)

| LOAD U        | U14D VCC            |
|---------------|---------------------|
| <b>Q</b> C □2 | 13 CLR              |
| C □3          | 12 □ Q <sub>D</sub> |
| <b>A</b> □4   | ם בוו               |
| Ω⊿ □5         | 10ДВ                |
| CLK 2 6       | эД Ов               |
| GND 🗖 7       | 8 CLK 1             |

\$N54L\$196, \$N54\$196, \$N54L\$197, \$N54\$197...FK PACKAGE (TOP VIEW)



NC - No internal connection

#### logic symbols<sup>†</sup>

'197, 'LS197, 'S197 '196, 'LS196, 'S196 LOAD (1) CLR (13) CLH 1131 CT - 0 CLK1 (8) DIV2 (8) CLK1 A (4) A (4) QA 10 10 CLK2 (6) 1 (6) -Qa -QR (10) (10) (2) 121 -Qc (3) -ac ·Ωn · an (11)

Pin numbers shown are for D, J, N, and W packages.

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



<sup>&</sup>lt;sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# SN54196, SN54197, SN54LS196, SN54LS197, SN54S196, SN54S197, SN74196, SN74197, SN74LS196, SN74LS197, SN74S196, SN74S197, SN74S1

## typical count configurations

'196, 'LS196, and 'S196 typical count configurations and function tables are the same as those for '176.

'197, 'LS197, and 'S197 typical count configurations and function tables are the same as those for '177.

## logic diagrams

'196, 'L\$196, and '\$196 logic diagrams are the same as those for '176.

'197, 'LS197, and 'S197 logic diagrams are the same as those for '177.

## schematics of inputs and outputs







# SN54196, SN54197, SN74196, SN74197 50-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) .    |          |     |      |        |      |  |  |  | - |  |  |    |     |     |     | 7 V   |
|---------------------------------------|----------|-----|------|--------|------|--|--|--|---|--|--|----|-----|-----|-----|-------|
| Input voltage                         |          |     |      |        |      |  |  |  |   |  |  |    |     |     | . 6 | 5.5 V |
| Interemitter voltage (see Note 2) .   |          |     |      |        |      |  |  |  |   |  |  |    |     |     |     | 5.5 V |
| Operating free-air temperature range: | SN54196, | SN5 | 4197 | ' Cire | uits |  |  |  |   |  |  | -5 | i5° | C t | o 1 | 25°C  |
|                                       | SN74196, |     |      |        |      |  |  |  |   |  |  |    |     |     |     |       |
| Storage temperature range , .         |          |     |      |        |      |  |  |  |   |  |  |    |     |     |     |       |

NOTES: 1. Voltage values are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple-emitter transistor. For this circuit, this rating applies between the Clear and Load inputs.

## recommended operating conditions

|                                                |                 | SN54                 | 4196, SN | 54197 | SN74     | 196, SN7 | 4197 |      |
|------------------------------------------------|-----------------|----------------------|----------|-------|----------|----------|------|------|
|                                                |                 | MIN                  | NOM      | MAX   | MIN      | NOM      | MAX  | רואט |
| Supply voltage, V <sub>CC</sub>                |                 | 4.5                  | 5        | 5.5   | 4.75     | 5        | 5.25 | ٧    |
| High-level output current, IOH                 |                 |                      |          | -800  |          |          | -800 | μА   |
| Low-level output current, IOL                  |                 |                      |          | 16    |          |          | 16   | mA   |
| 0                                              | Clock-1 input   | 0                    |          | 50    | 0        |          | 50   |      |
| Count frequency                                | Clock-2 input   | 0                    |          | 25    | 0        |          | 25   | MH:  |
|                                                | Clock-1 input   | 10                   |          |       | 10       |          |      |      |
| B. C. C. C.                                    | Clock-2 input   | 20                   |          |       | 20       |          |      | 1    |
| Pulse width, t <sub>w</sub>                    | Clear           | 15                   |          |       | 15       |          | •    | ns   |
|                                                | Load            | 20                   |          |       | 20       |          |      |      |
| lance baddelen a desa Nova 21                  | High-level data | tw(load)             |          |       | tw(load) |          |      |      |
| Input hold time, th (see Nate 3)               | Low-level data  | t <sub>w{load}</sub> |          |       | tw(foad) |          |      | ns   |
| January and January 1                          | High-level data | 10                   |          |       | 10       |          |      |      |
| Input setup time, t <sub>su</sub> (see Note 3) | Low-level data  | 15                   |          |       | 15       |          |      | ns   |
| Count enable time, ten (see Note 4)            |                 | 20                   |          |       | 20       |          |      | ns   |
| Operating free-air temperature, TA             |                 | -55                  |          | 125   | 0        |          | 70   | ,°C  |

- NOTES: 3. Setup and hold times are with respect to the falling edge of the load input.
  - Minimum count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which
    interval the count/load and clear inputs must both be high to ensure counting.

# SN54196, SN54197, SN74196, SN74197 50-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|          | PARAMETER                  | 1               | TEST CONDITIO                                                                                 | NICT  | SN54 | 196, SN     | 74196 | SN54         | 197, SN | 74197       |      |
|----------|----------------------------|-----------------|-----------------------------------------------------------------------------------------------|-------|------|-------------|-------|--------------|---------|-------------|------|
|          | TATIONIL 121               |                 | TEST CONDITIO                                                                                 | 149,  | MIN  | TYP‡        | MAX   | MIN          | TYP‡    | MAX         | רומט |
| $v_{IH}$ | High-level input voltage   |                 |                                                                                               |       | 2    | <del></del> |       | 2            |         |             | V    |
| VIL      | Low-level input voltage    |                 |                                                                                               |       |      |             | 0.8   |              |         | 0.8         | V    |
| VIK      | Input clamp voltage        |                 | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12                                                   | пА    |      |             | -1.5  | 1            |         | -1.5        | V    |
| Vон      | High-level output voltage  | e               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -8 |       | 2,4  | 3.4         |       | 2.4          | 3.4     |             | v    |
| VoL      | Low-level output voltage   | !               | V <sub>CC</sub> = MIN, V <sub>1H</sub> = 2 \<br>V <sub>1L</sub> = 0.8 V, I <sub>OL</sub> = 16 |       |      | 0.2         | 0.4   |              | 0.2     | 0.4         | V    |
| Ч        | Input current at maximu    | m input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 \                                                 | /     | 1    |             | 1     |              |         | 1           | mΑ   |
|          |                            | Data, Load      |                                                                                               |       |      |             | 40    | <del> </del> |         | 40          |      |
| lін      | High-level input current   | Clear, clock 1  | VCC = MAX, VI = 2.4 \                                                                         | /     |      |             | 80    |              |         | 80          | μА   |
|          |                            | Clack 2         |                                                                                               |       |      |             | 120   |              |         | 80          |      |
|          | <del>_</del>               | Data, Load      |                                                                                               |       |      |             | -1.6  |              | ****    | -1.6        |      |
| 1        | Law law line in a contract | Clear           | ],, ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                       |       |      |             | -3.2  |              |         | -3.2        | ı    |
| ΊL       | Low-level input current    | Clock 1         | VCC = MAX, VI = 0.4 \                                                                         | ,     |      |             | -4.8  |              |         | <b>-4.8</b> | mΑ   |
|          |                            | Clock 2         | 7                                                                                             |       |      |             | -6.4  |              |         | -3.2        | l    |
| laa      | Short-circuit output curr  | ant 8           | V                                                                                             | SN54' | -20  |             | -57   | -20          |         | -57         |      |
| os       | Short-circuit output curr  | ents            | VCC = MAX                                                                                     | SN74' | -18  |             | 57    | -18          |         | -57         | mΑ   |
| Icc_     | Supply current             |                 | VCC = MAX, See Note                                                                           | 5     |      | 48          | 59    |              | 48      | 59          | mΑ   |

NOTE 5: ICC is measured with all inputs grounded and all outputs open.

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER#       | FROM<br>(INPUT) | TO (OUTPUT)                                                       | TEST CONDITIONS        | ı   | N5419<br>N7419 |     | 1   | N5419 |     | UNIT |
|------------------|-----------------|-------------------------------------------------------------------|------------------------|-----|----------------|-----|-----|-------|-----|------|
|                  | (1141 01)       | 10011 017                                                         |                        | MIN | TYP            | MAX | MIN | TYP   | MAX | 1    |
| fmax             | Clock 1         | QA                                                                |                        | 50  | 70             |     | 50  | 70    |     | MHz  |
| tPLH             | Clock 1         | Q <sub>A</sub>                                                    |                        |     | 7              | 12  |     | 7     | 12  |      |
| <sup>t</sup> PHL | GIOCK !         | <u> </u>                                                          |                        |     | 10             | 15  |     | 10    | 15  | ns   |
| ₹PLH             | Clock 2         | ΩB                                                                |                        |     | 12             | 18  |     | 12    | 18  |      |
| <sup>t</sup> PHL | GIOLK 2         | GB                                                                |                        |     | 14             | 21  |     | 14    | 21  | ns   |
| tPLH .           | Clock 2         | 00                                                                |                        |     | 24             | 36  |     | 24    | 36  |      |
| tPHL             | CIOCK 2         | Q <sub>C</sub>                                                    | $C_L = 15  \text{pF},$ |     | 28             | 42  |     | 28    | 42  | ns   |
| †PLH             | Clock 2         | QD                                                                | $R_L = 400 \Omega$     |     | 14             | 21  |     | 36    | 54  |      |
| <sup>t</sup> PHL | Clock 2         | 40                                                                | See Note 6             |     | 12             | 18  |     | 42    | 63  | ns   |
| tpLH             | A, B, C, D      | α <sub>A</sub> , α <sub>B</sub> , α <sub>C</sub> , α <sub>D</sub> |                        |     | 16             | 24  |     | 16    | 24  |      |
| t <sub>PHL</sub> | 7, 5, 0, 5      | αχ, αβ, αC, αδ                                                    |                        |     | 25             | 38  |     | 25    | 38  | กร   |
| †PLH             | Load            | Any                                                               |                        |     | 22             | 33  |     | 22    | 33  |      |
| tPHL             | 2080            | Evily .                                                           |                        |     | 24             | 36  |     | 24    | 36  | ns   |
| <sup>t</sup> PHL | Clear           | Any                                                               |                        |     | 25             | 37  |     | 25    | 37  | ns   |

 $<sup>\#</sup>f_{\text{max}} = \text{maximum count frequency.}$ 

NOTE 6: Load circuit, input conditions, and voltage waveforms are the same as those shown for the '176, '177 except that testing f<sub>max</sub>, V<sub>IL</sub> = 0.3 V.



<sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>&</sup>lt;sup>‡</sup>All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ .

<sup>§</sup>Not more than one output should be shorted at a time.

<sup>10</sup>A outputs are tested at I<sub>OL</sub> = 16 mA plus the limit value of I<sub>IL</sub> for the clock-2 input. This permits driving the clock-2 input while fanning out to 10 Series 54/74 loads.

tp\_H = propagation delay time, low-to-high-level output.

tpHL ≡ propagation delay time, high-to-low-level output.

## SN54LS196, SN54LS197, SN74LS196, SN74LS197 30-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## schematics of inputs and outputs









## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |                      |          | 7 V            |
|---------------------------------------|----------------------|----------|----------------|
| Input voltage                         |                      |          | <b>5.5</b> V   |
| Operating free-air temperature range: | SN54LS196, SN54LS197 | Circuits | -55°C to 125°C |
| •                                     | SN74LS196, SN74LS197 | Circuits | 0°C to 70°C    |
| Storage temperature range             |                      |          | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                     |                                 |                 | SN54LS1 | 96, SN5 | 4LS197      | SN74LS1 | 96, SN7 | 4LS197 | UNIT |
|---------------------|---------------------------------|-----------------|---------|---------|-------------|---------|---------|--------|------|
|                     |                                 |                 | MIN     | NOM     | MAX         | MIN     | NOM     | MAX    | UNIT |
| Vcc                 | Supply voltage                  |                 | 4.5     | 5       | 5.5         | 4.75    | 5       | 5.25   | ٧    |
| IOH                 | High-level output current       |                 |         | -       | -400        |         |         | -400   | μА   |
| loL                 | Low-level output current        |                 |         |         | 4           |         |         | В      | mΑ   |
|                     | Count frequency                 | Clock-1 input   | 0       |         | 30          | 0       |         | 30     |      |
|                     | Count frequency                 | Clock-2 input   | 0       |         | 15          | 0       |         | 15     | MHz  |
|                     |                                 | Clock-1 input   | 20      |         |             | 20      |         |        |      |
|                     | Pulse width                     | Clock-2 input   | 30      |         |             | 30      |         |        |      |
| t <sub>w</sub>      | Fulse Width                     | Clear           | 15      |         |             | 15      |         |        | ns   |
|                     |                                 | Load            | 20      |         |             | 20      | •       |        |      |
|                     | Input hold time, (see Note 3)   | High-level data | tw(loai | d)      |             | tw(loa  | d)      |        |      |
| th                  | imput noid time, isee Note 3/   | Low-level data  | tw(load | 1)      |             | tw(loa  | d١      |        | пs   |
|                     | 1                               | High-level data | 10      |         | *****       | 10      | •       |        |      |
| <sup>t</sup> su     | Input setup time, (see Note 3)  | Low-level data  | 15      |         |             | 15      |         |        | ns   |
|                     |                                 | Clock 1         | 30      |         |             | 30      |         | 1      |      |
| <sup>†</sup> enable | Count enable time, (see Note 4) | Clock 2         | 50      | •       | <del></del> | 50      |         |        | ns   |
| Тд                  | Operating free-air temperature  | •               | 55      |         | 125         | 0       |         | 70     | °C   |

NOTES: 3. Setup and hold times are with respect to the falling edge of the load input.

4. Minimum count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which interval the count/load and clear inputs must both be high to ensure counting.



# SN54LS196, SN54LS197, SN74LS196, SN74LS197 30-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                |                                       |                   |                        |                           | ·                       | Sħ  | 154LS1 | 96   | SM  | 174LS1           | 96          |      |
|----------------|---------------------------------------|-------------------|------------------------|---------------------------|-------------------------|-----|--------|------|-----|------------------|-------------|------|
|                | PARAMI                                | ETER              | TES                    | ST CONDITIONS             | S†                      | Sħ  | 154LS1 | 97   | Sh  | 174LS1           | 97          | UNIT |
|                |                                       |                   |                        |                           |                         | MIN | TYP‡   | MAX  | MIN | TYP‡             | MAX         |      |
| Vitt           | High-level input v                    | oltage            |                        |                           |                         | 2   | ·      |      | _ 2 |                  |             | ٧    |
| VIL            | Low-level input v                     | oitage            | -                      |                           |                         |     |        | 0.7  |     |                  | 8.0         | ٧    |
| $v_{IK}$       | Input clamp volta                     | age               | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA   |                         |     |        | -1.5 |     |                  | <b>−1.5</b> | ٧    |
| VOH            | High-level output                     | voltage           | V <sub>CC</sub> = MIN, |                           |                         | 2.5 | 3.4    |      | 2,7 | 3,4              |             | v    |
|                | · · · · · · · · · · · · · · · · · · · |                   |                        | بر <sub>OH</sub> = -400 س |                         |     |        |      |     |                  |             |      |
| Voi            | Low-level output                      | voltage           | VCC = MIN,             |                           | IOL = 4 mA              |     | 0,25   | 0.4  |     | 0.25             | 0.4         | l v  |
|                | ·                                     | <del>-</del>      | VIL = VIL max          |                           | IOL = 8 mA <sup>©</sup> |     |        |      |     | 0.35             | 0.5         |      |
|                | Input current                         | Data, Load        | !                      |                           |                         |     |        | 0.1  |     |                  | 0.1         |      |
| l <sub>1</sub> | at maximum                            | Clear, clock 1    | VCC - MAX,             | Vi = 5.5 V                |                         |     |        | 0,2  |     |                  | 0.2         | mΑ   |
| - 1            | input voltage                         | Clock 2 of 'LS196 | 1.00                   | .,                        |                         | _   |        | 0.4  |     |                  | 0.4         |      |
|                |                                       | Clock 2 of 'LS197 |                        |                           |                         |     |        | 0.2  |     |                  | 0.2         |      |
|                |                                       | Data, Load        |                        |                           |                         |     |        | 20   |     |                  | 20          |      |
| 1              | High-level                            | Clear, clock 1    | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7.V    |                         |     |        | 40   |     |                  | 40          | μΑ   |
| ΉН             | input current                         | Clock 2 of 'LS196 | VCC - IWAA,            | V] - 2.7 V                |                         |     |        | 80   |     |                  | 80          | μ    |
|                |                                       | Clock 2 of 'LS197 |                        |                           |                         |     |        | 40   |     |                  | 40          |      |
|                |                                       | Data, Load        |                        |                           |                         |     |        | -0.4 |     |                  | -0.4        |      |
|                | Low-level                             | Clear             |                        |                           |                         |     |        | -0.8 |     |                  | -0.8        |      |
| HL             | Input current                         | Clock 1           | VCC = MAX,             | V <sub>j</sub> = 0.4 V    |                         |     |        | -2.4 |     |                  | -2.4        | mΑ   |
|                | inpat carrent                         | Clock 2 of 'LS196 |                        |                           |                         |     |        | -2.8 |     |                  | -2.8        |      |
|                |                                       | Clock 2 of 'LS197 |                        |                           |                         |     | -      | -1.3 |     |                  | -1.3        |      |
| los            | Short-circuit outp                    | out current§      | VCC = MAX              |                           |                         | -20 |        | -100 | -20 | , and the second | -100        | mΑ   |
| Icc            | Supply current                        |                   | V <sub>CC</sub> = MAX, | See Note 5                |                         |     | 16     | 27   |     | 16               | 27          | mΑ   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 5. I<sub>CC</sub> is measured with all inputs grounded and all outputs open.

#### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER#       | FROM<br>(INPUT) | то<br>(оитрит) | TEST CONDITIONS                      | ·   | 154LS1<br>174LS1 |     | I   | 154 LS1<br>174 LS1 |     | דומט |
|------------------|-----------------|----------------|--------------------------------------|-----|------------------|-----|-----|--------------------|-----|------|
|                  | (HVPO1)         | (0017017       |                                      | MIN | TYP              | MAX | MIN | TYP                | MAX | 1    |
| f <sub>max</sub> | Clock 1         | Q <sub>A</sub> |                                      | 30  | 40               |     | 30  | 40                 |     | MHz  |
| t <b>P</b> LH    | Clock 1         | QA             |                                      |     | 8                | 15  |     | 8                  | 15  | ns   |
| †PHL             | CIOCK           | υд             |                                      |     | 13               | 20  |     | 14                 | 21  |      |
| <sup>t</sup> PLH | Clock 2         | α <sub>B</sub> |                                      |     | 16               | 24  |     | 12                 | 19  | ns   |
| tPHL.            | 01002           |                |                                      |     | 22               | 33  |     | 23                 | 35  | 113  |
| <sup>†</sup> PLH | Clock 2         | 0-             | C <sub>L</sub> = 15 pF,              |     | 38               | 57  |     | 34                 | 51  | п\$  |
| <sup>t</sup> PHL | CIOCK 2         | QC             |                                      |     | 41               | 62  |     | 42                 | 63  | 113  |
| <sup>†</sup> PLH | Clock 2         | 0-             | R <sub>L</sub> = 2 kΩ,<br>See Note 6 |     | 12               | 18  |     | 55                 | 78  |      |
| <sup>t</sup> PH↓ | CIOCK 2         | □ QD           | See Note 6                           |     | 30               | 45  |     | 63                 | 95  | ns   |
| ФLH              |                 |                |                                      |     | 20               | 30  |     | 18                 | 27  |      |
| tPHL             | A, B, C, D      | QA, QB, QC QD  |                                      |     | 29               | 44  |     | 29                 | 44  | ns   |
| <sup>t</sup> PLH | Load            | Any            |                                      |     | 27               | 41  |     | 26                 | 39  |      |
| tPHL             | LOAG            | Any            |                                      |     | 30               | 45  |     | 30                 | 45  | ns.  |
| tpH L            | Clear           | Any            |                                      |     | 34               | 51  |     | 34                 | 51  | ns   |

<sup>#</sup>f<sub>max</sub> ≡ maximum count frequency.

NOTE 6: Load circuit, input conditions, and voltage waveforms are the same as those shown for the '176, '177 except that  $t_f \le 15$  ns,  $t_f \le 6$  ns, and  $V_{ref} = 1.3$  V (as opposed to 1.5 V).



 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_{A} = 25^{\circ}\text{C}$ .

<sup>\$</sup>Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

<sup>\*</sup> QA outputs are tested at specified IQL plus the limit value of I<sub>|</sub>L for the clock-2 input. This permits driving the clock-2 input while maintaining full fan-out capability.

tp<sub>LH</sub> ≡ propagation delay time, low-to-high-level output, tp<sub>HL</sub> ≡ propagation delay time, high-to-low-level output.

## SN54S196, SN54S197, SN74S196, SN74S197 100-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## schematics of inputs and outputs







## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |      |              |     |    |     |     |     |       |      |   |   |  |  |  |  |     |       |      | 7 V  |
|----------------------------------------------|------|--------------|-----|----|-----|-----|-----|-------|------|---|---|--|--|--|--|-----|-------|------|------|
| Input voltage                                |      |              |     |    |     |     |     |       |      |   |   |  |  |  |  |     |       |      |      |
| Operating free-air temperature range         | : SN | N54          | 519 | 6, | SNS | 54S | 197 | ' Cir | cuit | 5 |   |  |  |  |  | -55 | °C to | 12   | 25°C |
|                                              | SI   | <b>N74</b> 3 | S19 | 6, | SN: | 74S | 197 | ' Cir | cuit | 5 |   |  |  |  |  |     | o°C   | to 7 | O°C  |
| Storage temperature range                    |      |              |     |    |     |     |     |       |      |   | - |  |  |  |  | 65  | °C to | 15   | o°C  |

NOTE 1: Voltage values are with respect to network ground terminal.

## recommended operating conditions

|                                                |                 | SN54 | S196, SN5 | 4S197 | SN745 | S196, SN7 | 4\$197 | דומט   |
|------------------------------------------------|-----------------|------|-----------|-------|-------|-----------|--------|--------|
|                                                |                 | MIN  | MOM       | MAX   | MIN   | NOM       | MAX    | וואט ך |
| Supply voltage, V <sub>CC</sub>                |                 | 4.5  | 5         | 5.5   | 4.75  | 5         | 5.25   | V      |
| High-level output current, IOH                 |                 |      |           | -1    |       |           | -1     | mA     |
| Low-level output current, IOL                  |                 |      |           | 20    |       |           | 20     | mA     |
| Clark former                                   | Clock-1 input   | 0    |           | 100   | 0     |           | 100    | MHz    |
| Clock frequency                                | Clock-2 input   | 0    |           | 50    | 0     |           | 50     | IVITIZ |
|                                                | Clock-1 input   | 5    |           |       | 5     |           |        |        |
| 8.1                                            | Clack-2 input   | 10   |           |       | 10    |           |        | ]      |
| Pulse width, t <sub>W</sub>                    | Clear           | 30   |           |       | 30    |           | •      | ns     |
|                                                | Load            | 5    |           |       | 5     |           |        | 1      |
| leant bald disease of the News 20              | High-level data | 31   |           |       | 31    |           |        |        |
| Input hold time, th (see Note 3)               | Low-level data  | 31   |           |       | 31    |           |        | ns     |
| January Simo & Jana Nata 2)                    | High-level data | 61   |           |       | 61    |           |        |        |
| Input setup time, t <sub>su</sub> (see Note 3) | Low-level data  | 61   |           |       | 61    |           | -      | ns     |
| Count enable time, ten (see Note 4)            |                 | 12   |           |       | 12    |           |        | ns     |
| Operating free-air temperature, TA             |                 | -55  |           | 125   | 0     |           | 70     | °c     |

- NOTES: 3. Setup and hold times are with respect to the falling edge of the load input.
  - 4. Minimum count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which interval the count/load and clear inputs must both be high to ensure counting.



# SN54S196, SN54S197, SN74S196, SN74S197 100-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted).

| PARAMETER         |                     | TEST CONDITIONS †                                   |                         |                     | SN54S196,<br>SN74S196 |      |     | SN54S197,<br>SN74S197 |      |     | UNIT   |    |
|-------------------|---------------------|-----------------------------------------------------|-------------------------|---------------------|-----------------------|------|-----|-----------------------|------|-----|--------|----|
|                   |                     |                                                     |                         |                     | MIN                   | TYP‡ | MAX | MIN                   | TYP# | MAX |        |    |
| V <sub>fH</sub>   |                     |                                                     |                         |                     |                       | 2    |     |                       | 2    |     |        | V  |
| VIL               |                     |                                                     |                         |                     |                       |      |     | 0.8                   |      |     | 0.8    | V  |
| Vik               |                     | V <sub>CC</sub> = MIN,                              | I <sub>I</sub> = -18 mA |                     |                       |      |     | -1.2                  |      |     | -1.2   | V  |
| Voн               |                     | VCC = MIN,                                          | V <sub>IH</sub> = 2 V,  |                     | 548                   | 2.5  | 3.4 |                       | 2.5  | 3.4 |        | V  |
| νон               | •                   |                                                     | 10H = -1 mA             |                     | 745                   | 2.7  | 3.4 |                       | 2.7  | 3.4 |        |    |
| VOL               |                     | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 20 mA ¢ | V <sub>IH</sub> = 2 V,  | V <sub>IL</sub> = ( | ).8 V.                |      |     | 0.5                   |      |     | 0.5    | ٧  |
| 1 <sub>1</sub>    |                     | V <sub>CC</sub> = MAX,                              | V <sub>I</sub> ≈ 5.5 V  |                     |                       | 1    |     | 1                     |      |     | 1      | mA |
| ЧН                | Clock 1, clock 2    | VCC = MAX,                                          | V <sub> </sub> = 2.7 V  |                     |                       |      |     | 150                   |      |     | 150    |    |
| ·1H               | All other inputs    |                                                     |                         |                     |                       | 50   |     | 50                    |      |     | 50     | μΑ |
| L.                | Data, Load<br>Clear | V <sub>CC</sub> = MAX,                              | V <sub>I</sub> = 0.5V   |                     |                       |      |     | -0.75                 |      | -   | - 0.75 | mΑ |
| ll L              | Clock 1             |                                                     |                         |                     |                       |      |     | -8                    |      |     | 8      | mΑ |
|                   | Clock 2             |                                                     |                         |                     |                       |      |     | -10                   |      |     | -6     | mΑ |
| 1 <sub>05</sub> § | * * * *             | V <sub>CC</sub> = MAX                               |                         |                     |                       | -30  |     | -110                  | -30  |     | -110   | mA |
| lcc               |                     | V <sub>CC</sub> = MAX,                              | See Note 5              |                     | 54S                   |      | 75  | 110                   |      | 75  | 110    | A  |
| .00               |                     |                                                     |                         |                     | 74\$                  |      | 75  | 120                   |      | 75  | 120    | mA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions,

NOTE 5: ICC is measured with all input grounded and all outputs open.

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER#                | (FROM<br>(INPUT) | TO<br>(OUTPUT)                                   | TEST CONDITIONS                                  | SN54S196,<br>SN74S196 |     |     | SN54S197,<br>SN74S197 |     |     | UNIT |
|---------------------------|------------------|--------------------------------------------------|--------------------------------------------------|-----------------------|-----|-----|-----------------------|-----|-----|------|
| _                         |                  |                                                  |                                                  | MIN                   | TYP | MAX | MIN                   | TYP | MAX |      |
| fmax                      | Clock 1          | a <sub>A</sub>                                   | $R_L$ = 280 $\Omega$ , $C_L$ = 15 pF, See Note 7 | 100                   | 140 |     | 100                   | 140 | ٠   | MHz  |
| <sup>t</sup> PLH          | Clack 1          | QA                                               |                                                  |                       | 5   | 10  |                       | 5   | 10  | ns   |
| <sup>t</sup> PHL          |                  |                                                  |                                                  | [                     | 6   | 10  |                       | 6   | 10  |      |
| <sup>†</sup> P <b>L</b> H | Clock 2          | QΒ                                               |                                                  |                       | 5   | 10  |                       | 5   | 10  | ns   |
| <sup>t</sup> PHL          | GIOCK 2          | <u>~</u> B                                       |                                                  |                       | 8   | 12  |                       | 8   | 12  |      |
| <sup>t</sup> PLH          | Clock 2          | a <sub>C</sub>                                   |                                                  |                       | 12  | 18  |                       | 12  | 18  | ns   |
| <sup>t</sup> PHL          |                  |                                                  |                                                  |                       | 16  | 24  |                       | 15  | 22  |      |
| tPLH                      | Clock 2          | α <sub>D</sub>                                   |                                                  |                       | 5   | 10  |                       | 18  | 27  | ns   |
| <sup>t</sup> PHL          | CIOCK 2          |                                                  |                                                  |                       | 8   | 12  |                       | 22  | 33  |      |
| <sup>†</sup> PLH          | A,B,C,D          | $\alpha_{A}, \alpha_{B}, \alpha_{C}, \alpha_{D}$ |                                                  |                       | 7   | 12  |                       | 7   | 12  | ns   |
| <sup>†</sup> PHL          |                  |                                                  |                                                  |                       | 12  | 18  |                       | 12  | 18  |      |
| <sup>t</sup> PLH          | Load             | Any                                              |                                                  |                       | 10  | 18  | i                     | 10  | 18  |      |
| <sup>t</sup> PHL          | wau              |                                                  |                                                  |                       | 12  | 18  |                       | 12  | 18  | ns   |
| <sup>t</sup> PHL          | Clear            | Any                                              |                                                  |                       | 26  | 37  |                       | 26  | 37  | ns   |

 $<sup>\#</sup>f_{max} = maximum count frequency.$ 

NOTE 7: Load circuit, input conditions, and voltage waveforms are the same as those shown in Section 1.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

¶  $Q_A$  outputs are tested at  $I_{OL} = 20 \text{ mA}$  plus the limit value of  $I_{IL}$  for the clock-2 input. This permits driving the clock-2 input while fanning out to 10 Series 54S/74S loads.

<sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

 $t_{PLH} \equiv propagation delay time, low-to-high-level output.$ 

tpHL = propagation delay time, high-to-low-level output.

#### IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated