# UM8272A/A-4 # Floppy Disk Controller 400 ## Features - IBM compatible in both single and double density recording formats - Programmable data record lengths: 128, 256, 512, or 1024 bytes sector - Multi-sector and multi-track transfer capability - up to 4 floppy or mini-floppy disks - Data transfers in DMA or Non-DMA mode - Parallel seek operations on up to four drives - Compatible with all intel and most other microprocessors - Single-phase 8MHz/4MHz clock - Single + 5 volt power supply (± 10%) ## **General Description** The UM8272A/A-4 is an LSI Floppy Disk Controller (FDC) Chip, which contains the circuitry and control functions for interfacing a processor to 4 Floppy Disk Drives. It is capable of supporting either IBM 3740 single density format (FM), or IBM System 34 double density format (MFM) including double sided recording. The UM8272A/A-4 provides control signals which simplify the design of an external phase locked loop and write precompensation circuitry. The FDC simplifies and handles most of the burdens associated with implementing a Floppy Disk Drive interface. The UM8272A/A-4 is a pin-compatible upgrade of the 8272. Hand-shaking signals are provided in the UM8272A/A-4 which make DMA operation easy to incorporate with the aid of an external DMA controller chip. The FDC will operate in either DMA or Non-DMA mode. In the Non-DMA mode, the FDC generates interrupts to the processor every time a data byte is available. In the DMA mode, the processor need only load the command into the FDC and all data transfers occur under control of the UM8272A/A-4 and DMA controller. There are 15 separate commands which the UM8272A/A-4 will execute. Each of these commands requires multiple 8-bit bytes to fully specify the operation which the processor wishes the FDC to perform. The following commands are available: Read Data Write Data Read ID Format a Track Read Deleted Data Write Deleted Data Read a Track Seek Scan Equal Recalibrate (Restore to Track 0) Scan High or Equal Sense interrupt Status Scan Low or Equal Sense Drive Status Specify Address mark detection circuitry is internal to the FDC, which simplifies the phase locked loop and read electronics. The track stepping rate, head load time, and head unload time may be programmed by the user. The UM8272A/A-4 offers many additional features such as multiple sector transfers in both read and write with a single command, and full IBM compatibility in both single and double density models. Figure 1. System Configuration ## Absolute Maximum Ratings\* | Operating Temperature 0°C to + 70°C | |-------------------------------------| | Storage Temperature | | All Output Voltages0.5 to +7 Volts | | All Input Voltages0.5 to +7 Volts | | Supply Voltage V <sub>CC</sub> | | Power Dissipation 1 Watt | ## \*Comments Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### D.C. Characteristics $(T_A = 0^{\circ}C \text{ to} + 70^{\circ}C, V_{CC} = +5V \pm 10\%)$ | | | | Limits | | Conditions | |------------------|----------------------------------------|------|-----------------------|------------------|-----------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Conditions | | V <sub>IL</sub> | Input Low Voltage | -0.5 | 0.8 | ٧ | | | VIH | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | V | , | | Vol | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.0 mA | | VoH | Output High Voltage | 2.4 | Vcc | V | I <sub>OH</sub> = -400 μA | | <sup>1</sup> cc | V <sub>CC</sub> Supply Current | | 120 | mA | | | I <sub>IL</sub> | Input Load Current<br>(All Input Pins) | | 10<br>10 | μΑ<br><b>μ</b> Α | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = 0 V | | <sup>1</sup> LOH | High Level Output<br>Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> | | <sup>1</sup> OFL | Output Float<br>Leakage Current | -10 | +10 | μΑ | 0.45 V <b>&lt;</b> V <sub>OUT</sub> <b>&lt;</b> V <sub>CO</sub> | ## Capacitance $(T_A = 25^{\circ}C, f_c = 1 \text{ MHz}, V_{CC} = 0V)$ | Symbol | | Limits | | Unit | Conditions | | |---------------------|--------------------------|--------|------|------|------------------------------|--| | | Parameter | Min. | Max. | | Conditions | | | C <sub>IN</sub> (φ) | Clock Input Capacitance | | 20 | pF | All Pins Except | | | CIN | Input Capacitance | | 10 | pF | Pin Under Test<br>Tied to AC | | | C <sub>I/O</sub> | Input/Output Capacitance | | 20 | pF | Ground | | ## A.C. Characteristics $(T_A = 0^{\circ}C \text{ to } + 70^{\circ}C, \ V_{CC} = +5.0V \pm 10\%)$ #### **CLOCK TIMING** | Symbol | Parameter | Min. | Max. | Units | Notes | |------------------|-------------------|------|------|-------|-----------| | T <sub>CY</sub> | Clock Period | 120 | 500 | ns | Note 5 | | <sup>t</sup> CH | Clock High Period | 40 | | ns | Note 4, 5 | | t <sub>RST</sub> | Reset Width | . 14 | | tcY | | #### READ CYCLE | tAR | Select Setup to RD↓ | 0 | | ns | | |-----------------|----------------------|-----|-----|----|--| | t <sub>RA</sub> | Select Hold from RD↑ | 0 | | ns | | | tRR | RD Pulse width | 250 | | ns | | | t <sub>RD</sub> | Data Delay from RD↓ | | 200 | ns | | | t <sub>DF</sub> | Output Float Delay | 20 | 100 | ns | | A.C. Characteristics (Continued) WRITE CYCLE $(T_A = 0^{\circ}C \text{ to } + 70^{\circ}C, \ V_{CC} = +5.0V \pm 10\%)$ | 11111 - 010 | /L- | | | | | | |-----------------|-----------------------|------|------|------|-------|-------| | Symbol | Parameter | Typ. | Min. | Max. | Units | Notes | | t <sub>AW</sub> | Select Setup to WR↓ | | 0 | | ns | | | t <sub>WA</sub> | Select Hold from WR 1 | | 0 | | ns | | | tww | WR Pulse Width | | 250 | | ns | | | t <sub>DW</sub> | Data Setup to ₩R ↑ | | 150 | | ns | | | twp | Data Hold from WR↑ | | 10 | | ns | | #### INTERRUPTS | 111111111111111111111111111111111111111 | | | | | |-----------------------------------------|--------------------|-----|----|--------| | t <sub>BI</sub> | INT Delay from RDT | 500 | ns | Note 6 | | twi | INT Delay from WR1 | 500 | ns | Note 6 | #### DMA | tROCY | DRQ Cycle Period | 13 | | μs | Note 6 | |-------------------|-----------------------|-----|-----|----|--------| | t <sub>AKRO</sub> | DACK ↓ to DRQ↓ | | 200 | ns | | | tROR | DRQ ↑ to RD ↓ | 800 | | ns | Note 6 | | tROW | DRQ ↑ to WR ↓ | 250 | | ns | Note 6 | | tRORW | DRQ 1 to RD 1 or WR 1 | | 12 | μs | Note 6 | #### FDD INTERFACE | twcy | WCK Cycle Time | 2 or 4<br>1 or 2 | | | μs | MFM = 0<br>MFM = 1 Note 2 | |------------------|--------------------------------------|------------------|---------|-----|----|---------------------------| | <sup>t</sup> wcH | WCK High Time | 250 | 80 | 350 | ns | | | t <sub>CP</sub> | Pre-Shift Delay from WCK1 | | 20 | 100 | ns | | | t <sub>CD</sub> | WDA Delay from WCK 1 | | 20 | 100 | ns | | | twpp | Write Data Width | | twcH-50 | | ns | | | twe | WE ↑ to WCK ↑ or WE ↓ to WCK ↓ Delay | | 20 | 100 | ns | | | twwcy | Window Cycle Time | 2 | | | μs | MFM = 0<br>MFM = 1 | | twrD | Window Satup to RDD 1 | | 15 | | ns | | | t <sub>RDW</sub> | Window Hold from RDD ↓ | | 15 | | ns | | | t <sub>RDD</sub> | RDD Active Time (HIGH) | | 40 | | ns | | ## FDD SEEK/DIRECTION/STEP | tus | US <sub>0,1</sub> Setup to RW/SEEK ↑ | | 12 | | μs | Note 6 | |------------------|----------------------------------------|----|----|----|-----|-----------| | t <sub>SU</sub> | US <sub>0.1</sub> Hold after RW/SEEK ↓ | | 15 | | μs | Note 6 | | t <sub>SD</sub> | RW/SEEK Setup to LCT/DIR | | 7 | | μs | Note 6 | | t <sub>DS</sub> | RW/SEEK Hold from LCT/DIR | | 30 | | μs | Note 6 | | t <sub>DST</sub> | LCT/DIR Setup to FR/STEP1 | | 1 | | μs | Note 6 | | t <sub>STD</sub> | LCT/DIR Hold from FR/STER ↓ | | 24 | | μs | Note 6 | | tstu | DS <sub>2.1</sub> Hold from FR/Step ↓ | | 5 | | μs | Note 6 | | tstp | STEP Active Time (High) | 5 | | | μs | Note 6 | | t <sub>SC</sub> | STEP Cycle Time | | 33 | | μs | Note 3, 6 | | ter | FAULT RESET Active Time (High) | | 8 | 10 | μs | Note 6 | | t <sub>iDX</sub> | INDEX Pulse Width | 10 | | | tcy | | | tTC | Terminal Count Width | | 1 | | tcy | | 1. Typical values for T<sub>A</sub> are 25 °C and nominal supply voltage. 2. The former values are used for standard floppy and the latter values for mini-floppies. 3. t<sub>SC</sub> = 33 µs min for different drive units. In the case of same unit, t<sub>SC</sub> can range from 1 ms to 16 ms with 8 MHz clock period, and 2 ms to 32 ms with 4 MHz clock, under software control. 4. From 2.0V to + 2.0V. From 2.0V to ₹2.0V. At 4 MHz, the clock duty cycle may range from 16% to 76%. Using an 8 MHz clock the duty cycle can range from 32% to 52%. Duty cycle is defined as: D.C. = 100 (t<sub>CH</sub> →t<sub>CY</sub>) with typical rise and fall times of 5 ns. The specified values listed are for an 8 MHz clock periode. Multiply timings by 2 when using a 4 MHz clock period. ## Pin Description | Pin | | Input/ | Connection | Functions | | |------|----------------------------------|---------------------------|-------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Symbol | Name | Output | to | 1 dictions | | | RST | Reset | Input | Processor | Places FDC in idle state. Resets output lines to FDD to "0" (low). Does not effect SRT, HUT or HLT in Specify command. If RDY pin is held high during Reset, FDC will generate interrupt 1.024 ms later. To clear this interrupt use Sense Interrupt Status command. | | 2 | RD | Read | Input 1 | Processor | Control signal for transfer of data from FDC to Data Bus, when "0" (low). | | 3 | WR | Write | Input 1 | Processor | Control signal for transfer of data to FDC via Data Bus, when "0" (low). | | 4 | <u>cs</u> | Chip Select | Input | Processor | IC selected when "0" (low), allowing $\overline{RD}$ and $\overline{WR}$ to be enabled. | | 5 | Ao | Data/Status Reg<br>Select | Input 1 | Processor | Selects Data Reg ( $A_0 = 1$ ) or Status<br>Reg ( $A_0 = 0$ ) contents of the FDC<br>to be sent to Data Bus. | | 6-13 | DB <sub>0</sub> -DB <sub>7</sub> | Data Bus | Input ①<br>Output | Processor | Bi-Directional 8-Bit Data Bus. | | 14 | DRQ | Data DMA<br>Request | Output | DMA | DMA Request is being made by FDC when DRW = "1". | | 15 | DACK | DMA<br>Acknowledge | Input | DMA | DMA cycle is active when "0" (low) and Controller is performing DMA transfer. | | 16 | TC | Terminal Count | Input | DMA | Indicates the termination of a DMA transfer when "1" (high). It terminates data transfer during Read/Write/Scan command in DMA or interrupt mode. | | 17 | IDX | Index | Input | FDD | Indicates the beginning of a disk track. | | 18 | INT | Interrupt | Output | Processor | Interrupt Request generated by FDC. | | 19 | CLK | Clock | Input | | Single phase 8-MHz squarewave Clock. | | 20 | GND | Ground | | | DC power return. | | 21 | WCK | Write Clock | Input | | Write Data rate to FDD. FM = 500 kHz; MFM = 1 MHz, with a pulse width of 250 ns for both FM and MFM. | | 22 | RDW | Read Data<br>Window | Input | Phase Lock Loop | Generated by PLL, and used to sample data from FDD. | · (4) ## Pin Description (Continued) | Pin | | | Input | Connection | Functions | |--------|-----------------------------------|--------------------------------|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Symbol | Name | Output | to | | | 23 | RDD | Read Data | Input | FDD | Reads data from FDD, containing clock and data bits. | | 24 | vco | VCO Sync | Output | Phase Lock Loop | Inhibits VCO in PLL when "0" (low), enables VCO when "1". | | 25 | WE | Write Enable | Output | FDD | Enables write data into FDD. | | 26 | MFM | MFM Mode | Output | Phase Lock Loop | MFM mode when "1", FM mode when "0" | | 27 | HD | Head Select | Output | FDD | Head 1 selected when "1" (high).<br>Head 2 selected when "0" (low) | | 28, 29 | US <sub>1</sub> , US <sub>0</sub> | Unit Select | Output | FDD | FDD Unit Selected. | | 30 | WDA | Write Data | Output | FDD | Serial clock and data bits to FDD. | | 31, 32 | PS <sub>1</sub> , PS <sub>0</sub> | Precompensation<br>(pre-shift) | Output | FDD | Writes Precompensation status dur-<br>ing MFM mode. Determines early,<br>late, and normal times. | | 33 | FLT/TR <sub>0</sub> | Fault/Track 0 | Input | FDD | Senses FDD fault condition in<br>Read/Write mode, and Track 0 con-<br>dition in Seek mode. | | 34 | WP/TS | Write Protect/<br>Two-Side | Input | FDD | Senses Write Protect Status in Read/<br>Write mode; and Two Side Media<br>in Seek mode. | | 35 | RDY | Ready | Input | FDD | Indicates FDD is ready to send or receive data. | | 36 | HDL | Head Load | Output | FDD | Causes read/write head in FDD to contact diskette. | | 37 | FR/STP | Fit Reset/Stop | Output | FDD | Resets fault F.F. in FDD in Read/<br>Write mode, contains stop pulses<br>to move head to another cylinder in<br>Seek mode. | | 38 | LCT/DIR | Low Current/<br>Direction | Output | FDD | Lowers Write current on inner tracks in Read/Write mode, determines direction head will stop in Seek mode. A fault reset pulse is issued at the beginning of each Read or Write command prior to the occurrence of the Head Load signal. | | 39 | RW/SEEK | Read Write/SEEK | Output | FDD | When "1" (high) Seek mode selected, when "0" (low) Read/Write mode selected. | | 40 | Vcc | +5V | <b>—</b> | | DC Power. | Note: $\bigcirc$ Disabled when $\overline{CS} = 1$ . #### UM8272A/A-4 Enhancements On the UM8272A/A-4, after detecting the Index Pulse, the VCO Sync output stays low for a shorter period of time. See Figure 2A. On the 8272 there can be a problem reading data when Gap 2A is 00 and there is no 1AM. This occurs on some older floppy formats. The UM8272A/A-4 cures this problem by adjusting the VCO Sync timing so that it is not low during the data field. See Figure 2. Figure 2. UM8272A/A-4 Enhancements over the 8272 #### UM8272A/A-4 Registers — CPU Interface The UM8272A/A-4 contains two registers which may be accessed by the main system processor, a Status Register and a Data Register. The 8-bit Main Status Register contains the status information of the FDC, and may be accessed at any time. The 8-bit Data Register (several registers in a stack with only one register presented to the data bus at a time) stores data, commands, parameters, and FDD status information. Data bytes are read out of or written into the Data Register in order to program or obtain the results after execution of a command. The Status Register may only be read and is used to facilitate the transfer of data between the processor and UM8272A/A-4. The relationship between the Status/Data registers and the signals RD, WR, and Ao is shown in Table 1. Table 1. A<sub>0</sub>, RD, WR decoding for the selection of Status/ Data register functions. | Ao | RD | WR | Function | |----|----|----|---------------------------| | 0 | 0 | 1 | Read Main Status Register | | 0 | 1 | 0 | Illegal (see note) | | 0 | 0 | 0 | Illegal (see note) | | 1 | 0 | 0 | illegal (see note) | | 1 | 0 | 1 | Read from Data Register | | 1 | 1 | 0 | Write into Data Register | Note: Design must guarantee that the UM8272A/A-4 is not subjected to illegal inputs. Table 2. Main Status Register bit description. | Bit Number | Name | Symbol | Descriptions | |-----------------|-----------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DB <sub>0</sub> | FDD 0 Busy | D <sub>0</sub> B | FDD number 0 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DBi | FDD 1 Busy | D <sub>1</sub> B | FDD number 1 is in th Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB <sub>2</sub> | FDD 2 Busy | D <sub>2</sub> B | FDD number 2 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB <sub>3</sub> | FDD 3 Busy | D <sub>3</sub> B | FDD number 3 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB <sub>4</sub> | FDC Busy | СВ | A read or write command is in process. FDC will not accept any other command. | | DB <sub>5</sub> | Execution Mode | EXM | This bit is set only during execution phase in non-DMA mode. When DB <sub>5</sub> goes low, execution phase has ended, and result phase has started. It operates only during NON-DMA modes of operation. | | DB <sub>6</sub> | DB <sub>6</sub> Data Input/Output | | Indicates direction of data transfer between FDC and Data Register. If DIO = "1" then transfer is from Data Register to the Processor. If DIO = "0", then transfer is from the Processor to Data Register. | | DB <sub>7</sub> | Request for Master | RQM | Indicates Data Register is ready to send or receive data to or from the Processor. Both bits DIO and RQM should be used to perform the hand-shaking functions of "ready" and "direction" to the processor. | The DIO and RQM bits in the Status Register indicate when Data is ready and in which direction data will be transferred on the Data Bus. The max time between the last $\overline{RD}$ or $\overline{WR}$ during command or result phase and DIO and RQM getting set or reset is 12 $\mu$ s. For this reason every time Main Status REgister is read the CPU should wait 12 $\mu$ s. The max time from the trailing edge of the last RD in the result phase to when DB, (FDC Busy) goes low is 12 µs. Note: There is a 12 \( \mu \)S or 24 \( \mu \)S ROM flag delay when using an 8 or 4 MHz clock respectively. # IMAGE UNAVAILABLE ## **Command Symbol Description** | Symbol | Name | Descriptions | |--------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | Address Line 0 | $A_0$ controls selection of Main Status Register ( $A_0 = 0$ ) or Data Register ( $A_0 = 1$ ). | | С | Cylinder Number | C stands for the current/selected Cylinder (track) number 0 through 76 of the medium. | | D | Data | D stands for the data pattern which is going to be written into a sector. | | D <sub>7</sub> -D <sub>0</sub> | Data Bus | 8-bit Data Bus, where D <sub>7</sub> stands for the most significant bit, and D <sub>0</sub> stands for the least significant bit. | | DTL | Data Length | When N is defined as 00, DTL stands for the data length which users are going to read out or write into the Sector. | | EOT | End of Track | EOT stands for the final sector number on a Cylinder. During Read or Write operation FDC will stop date transfer after a sector number equal to EOT. | | GPL | Gap Length | GPL stands for the length of Gap 3. During Read/Write commands this value determines the number of bytes that VCOs will stay low after two CRC bytes. During Format command it determines the size of Gap 3. | | Н | Head Address | H stands for head number 0 or 1, as specified in ID field. | | HD | Head | HD stands for a selected head number 0 or 1 and controls the polarity of pin 27. (H = HD in all command words.) | | HLT | Head Load Time | HLT stands for the head load time in the FDD (2 to 254 ms in 2 ms increments). | | HUT | Head Unload Time | HUT stands for the head unload time after a read or write operation has occurred (16 to 240 ms in 16 ms increments). | | MF | FM or MFM Mode | If MF is low, FM mode is selected, and if it is high, MFM mode is selected. | | MT | Multi-Track | If MT is high, a multi-track operation is to be performed. If MT = 1 after finishing Read/Write operation on side 0, FDC will automatically start searching for sector 1 on side 1. | | N | Number | N stands for the number of data bytes written in Sector. | | NCN | New Cylinder Number | NCN stands for a new Cylinder number which is going to be reached as a result of the Seek operation. Desired position of Head. | | ND | Non-DMA Mode | ND stands for operation in the Non-DMA Mode. | | PCN | Present Cylinder<br>Number | PCN stands for the Cylinder number at the completion of SENSE IN-<br>TERRUPT STATUS Command. Position of Head at present time. | | R | Record | R stands for the Sector number which will be read or written. | | R/W | Read/Write | R/W stands for either Read (R) or Write (W) signal. | | sc · | Sector | SC indicates the number of Sectors per Cylinder. | | SK | Skip | SK stands for Skip Deleted Data address mark. | | SRT | Step Rate Time | SRT stands for the Stepping Rate for the FDD. (1 to 16 ms in 1 ms increments.) Stepping Rate applies to all drives, (F = 1 ms, E = 2 ms, etc.) | | STO<br>ST1<br>ST2<br>ST3 | Status 0<br>Status 1<br>Status 2<br>Status 3 | ST 0-3 stand for one of four registers which store the status information after a command has been executed. This information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by $A_0 = 0$ ); ST 0-3 may be read only after a command has been executed and contain information relevant to that particular command. | | STP | | During a Scan operation, if STP = 1, the data in contiguous sectors is compared byte by byte with data sent from the processor (or DMA); and if STP = 2, then alternate sectors are read and compared. | | USO, US1 | Unit Select | US stands for a selected drive number 0 or 1. | Table 3. UM8272A/A-4 Command Set | | | DATABUS | | | | DATABUS | | |---------------------|-----------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------|----------|-------------------------------------------|----------------------------------------------------------------------------------------------| | PHASE | R/W | D7 D6 D5 D4 D3 D2 D1 D0 | REMARKS | PHASE | R/W | D7 D6 D5 D4 D3 D2 D1 D0 | REMARKS | | | | READ DATA | | | | READ A TRACK | | | Command | w<br>w | MT MF SK 0 0 1 1 0<br>X X X X X HD US1 US0 | Command Codes Sector ID information | Command | * * * | 0 MF SK 0 0 0 1 0<br>X X X X X HD US1 US0 | Command Codes Sector ID information | | | 333333 | | prior to Command<br>execution. The 4 bytes<br>are commanded<br>against header on<br>Floppy Disk. | | 333333 | | prior to Command<br>execution. | | Execution | •• | | Data-transter between<br>the FDD and main<br>system | Execution | | | Data transfer between<br>the FDD and main<br>system. FDC reads all<br>data fields from index | | Result | R & & & & & & & & & & & & & & & & & & & | ST 0 ST 1 ST 2 | Status information<br>after Command<br>execution<br>Sector ID information<br>after Command<br>execution | Result | 8888 | ST 0 — — — — — — — — — — — — — — — — — — | hole to EOT. Status information after Command execution Sector ID information after Command | | | | READ DELETED DATA | | | R | R | execution. | | Command | w | MT MF SK 0 1 1 0 0 | Command Codes | | ••• | READ ID | | | | * * * | X X X X X HD US1 US0 | Sector ID information<br>Prior to Command<br>execution. The 4 bytes | Command | w | 0 MF 0 0 1 0 1 0<br>x x x x x HD US1 US0 | Commands The first correct ID | | | ** | | are commanded<br>against header on<br>Floppy Disk, | Execution<br>Result | A | ST 0 | information on the<br>Cylinder is stored in<br>Data Register.<br>Status information | | Execution | | | Data-transter between<br>the FDD and main<br>system | | RRR | ST 2 | after Command<br>execution.<br>Sector ID information<br>read during Execution | | Result | A<br>A<br>A<br>A | ST 0 ST 1 | Status information<br>after Command<br>execution<br>Sector ID information | | R<br>R | FORMAT A TRACK | Phase from Floppy<br>Disk. | | | R | H | after Command<br>execution | Command | w | 0 MF 0 0 1 1 0 1 | Command Codes | | | R | N | | | w | X X X X X HD US1 US0 | | | | | WRITE DATA | | | w | N | Bytes/Sector<br>Sectors/Track | | Command | w | MT MF 0 0 0 1 0 1 X X X X X X HD US1 US0 | Command Codes | ŀ | <b>w</b> | GPL | Gap 3<br>Filler Byte | | | w | C A A A A A A A A A A A A A A A A A A A | Sector ID information | Execution | ''' | | FDC formats an | | | w | H | Prior to Command<br>execution. The 4 bytes | Result | R | ST 0 | entire track.<br>Status information | | | W | N | are commanded | Nesuit | R | ST 1 | after Command | | | w | EOT | against header on<br>Floppy Disk | i | A | ST 2 | execution,<br>in this case, the ID | | | w | DTL | Data transfer between | | A | # | information has no<br>meaning. | | Execution | | | the main system and | | Ä | N | | | Result | R | st o | Status information | | | SCAN EQUAL | | | | R | ST 1 | after Command<br>execution. | Command | w | MT MF SK 1 0 0 0 1 X X X X X HD US1 US0 | Command Codes | | | R | C | Sector ID information<br>after Command | 1 | w | c | Sector ID information<br>Prior to Command | | | R | R | execution. | ł | w | | execution. | | | | WRITE DELETED DATA | <u> </u> | ł | w | | | | Command | w | MT MF 0 0 1 0 0 1 | Command Codes | i | w | GPL | | | | w | X X X X X HD US1 USO | Communic Codes | | l " | | Data compared be- | | | w | c | Sector ID information<br>Prior to Command | Execution | | 1 | tween the FDO<br>and main system. | | | w | R | execution. The 4 bytes | Result | R | st o | Status information | | | * | EOT | are commanded<br>against header on | l | A | ST 1 | after Commend<br>execution. | | | W | GPL | Floppy Disk. | | A | H | Sector ID information<br>after Command | | Execution<br>Result | В | sio | Data transter between<br>the FDD and main<br>system.<br>Status information | | R | | execution. | | nesult | A<br>A<br>A | ST 1 | after Command | 1 | l | | | | ) | A | ST 2 | execution.<br>Sector ID information | 1 | 1 | <b>\</b> | - | | | A | <u> </u> | after Command | 1 | 1 | 1 | | | | | | | | | | | Note: 1 Symbols used in this table are described at the and of this section, <sup>2</sup> A<sub>0</sub> should equal binary 1 for all operations. <sup>3</sup> X = Immaterial; usually made to equal binary 0. W. Table 3. UM8272A/A-4 Command Set (Continued) | | | | | | DAT | AB | US | | _ | | | | | | | | DAT | ABU | В | | | | |-----------|-------|----------|----|-----|----------|--------------------|-----------|----|----|------|---------------------------------------------------|-------------|-----|----|----------------|----------------|----------------|----------------|----------------|----------------|-----------|-----------------------------------------------------------------------| | PHASE | R/W | D- | D. | | | | | D٦ | D١ | Do | REMARKS | PHASE | R/W | D7 | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do | REMARKS | | rnac | | | | BCA | | | | | | | | RECALIBRATE | | | | | | | | | | | | Commend | | | | SK | | | | 0 | 0 | 1 | Command Codes | Command | w | 0 | 0<br>X | 0 | | | 1 | | 1<br>1 US | Command Codes | | | * | _ | | | _ | C - | _ | | | USO | Sector ID information<br>prior Command | Execution | " | Î | ^ | ^ | ^ | ^ | Ū | - | | Head retracted to<br>Track 0 | | | w | <b>-</b> | | | _ | R- | | _ | _ | _ | execution. | | | _ | SEI | NSE | INTE | RRL | PT 8 | TAT | US | | | | w | = | | | <u> </u> | ŎΤ | _ | | _ | _ | | Command | w | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Command Codes | | | * | = | | | _ ; | STP | _ | | | _ | Data compared be- | Result | R | = | | | — S | T 0 - | | | | Status information at<br>the end of seek-opera-<br>tion about the FDC | | Execution | | | | | | | | | | | tween the FDD<br>and main system | | L | | | | - 00 | ECII | · V | | | (1011 4000 ( 1110 ) 0 1 | | Result | R | l | | | _ s | T O | _ | | | | Status information | | Τ | Τ. | | | | | | | 1 | Command Codes | | result | R | _ | | | — š | Τì | _ | | _ | | after Command execution. | Command | w | | U<br>-SRT | | | | | | | | | | R | i | | | | ς. | _ | | | | Sector ID information | | W | 1= | _3n H | ILT - | | | | | - ND | | | | R | <u> </u> | | | | Ĥ. | | | - | | after Command | | | | | SEN | SE D | RIVE | 8T/ | TU | 3 | | | | R | = | | | _ | R · | _ | | | | execution. | Command | w | | 0 | | 0 | 0 | 1 | 0 | | | | | | | | SCA | H P | ĞН | OR | EC | UA | L | | | w | | × | | | | | | | | | Command | -w | | | SK | | | | | 0 | 1 US | Command Codes | Result | R | - | | | — s | Т 3 | | | | Status information about FDD | | | \ \ \ | ۱ | | | | · C · | _ | | | | Sector ID information | SEEK | | | | | | | | | | | | | w | Ι= | | | | · Ĥ · | | | | | prior Command | Command | W | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | Command Codes | | | w | | | | _ | R · | | | | | execution. | 1 | w | × | × | × | × | X | HD | US | 1 US | ю | | | l w | _ | | | — | EOT | - | | | | · | | w | - | | | <u> </u> | ICN | | | | Head is positioned | | | w | = | | | ' | GPL<br>STP | = | _ | | | Data compared be- | Execution | | | | | | | | | | over proper Cylinder<br>on Diskette | | Execution | l | ł | | | | | | | | | tween the FDD | | | | | | 10 | IVAL | .ID | | | | | Result | R | _ | | | ; | ST 0 | | | | | and main system. Status information after Command | Command | w | 1- | | _ | invai | d Co | des - | | | - Invalid Command<br>Codes (NoOp - FDC | | | RRRR | I | | | | ST 2<br>· C<br>· H | <u>'-</u> | _ | _ | | execution. Sector ID information | Result | R | _ | | | <u> </u> | т 0 - | _ | | | goes into Standby State) ST 0 = 80 (16) | ## Polling Feature of the UM8272A/A-4 After power-up RESET, the Drive Select Lines DS0 and DS1 will automatically go into a polling mode. In between commands (and between step pulses in the SEEK command) the UM8272A/A-4 polls all four FDDs looking for a change in the Ready line from any of the drives. If the Ready line changes state (usually due to a door opening or closing) then the UM8272A/A-4 will generate an interrupt. When Status Register 0 (ST0) is read (after Sense Interrupt Status is issued), Not Ready (NR) will be indicated. The polling of the Ready line by the UM8272A/A-4 occurs continuously between instructions, thus notifying the processor which drives are on or off line. Approximate scan timing is shown in Table 4. Table 4. Scan Timing | DS1 | DS0 | APPROXIMATE SCAN TIMING | |-----|-----|-------------------------| | 0 | 0 | 220µS | | 0 | 1 | 220µS | | 1 | 0 | 220µS | | 1 | 1 | 440µS | ## **Command Descriptions** During the Command Phase, the Main Status Register must be polled by the CPU before each byte is written into the Data Register. The DIO (DB6) and RQM (DB7) bits in the Main Status Register must be in the "0" and "1" states respectively, before each byte of the command may be written into the UM8272A/A-4. The beginning of the execution phase for any of these commands will cause DIO and RQM to switch to "1" and "0" respectively. #### READ DATA A set of nine (9) byte words are required to place the FDC into the Read Data Mode. After the Read Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head setting time (defined in the Specify Command), and begins reading ID address Marks and ID fields. When the current sector number ("R") stored in the ID Register (IDR) compares with the sector number read off the diskette, the FDC outputs data (from the Data field) byte-by-byte to the main system via the data bus. After completion of the read operation from the current sector, the Sector Number is incremented by one, and the data from the next sector is read and output on the data bus. This continuous read function is called a "Multi-Sector Read Operation." The Read Data Command must be terminated by the receipt of a Terminal Count signal. Upon receipt of this signal, the FDC stops outputting data to the processor, but will continue to read data from the current sector, check CRC (Cyclic Redundancy Count) bytes, and then at the end of the sector terminate the Read Data Command. The amount of data which can be handled with a single command to the FDC depends upon MT (multi-track), MFM (MFM/FM), and N (Number of Bytes/Sector). Table 5 on the next page shows the Transfer Capacity. The "multi-track" function (MT) allows the FDC to read data from both sides of the diskette. For a particular cylinder, Table 5. Transfer Capacity | Multi-Track<br>MT | MFM/FM<br>MF | Bytes/Sector<br>N | Maximum Transfer Capacity<br>(Bytes/Sector) (Number of<br>Sectors) | Final Sector<br>Read<br>from Diskette | |-------------------|--------------|-------------------|--------------------------------------------------------------------|---------------------------------------| | 0 | 0<br>1 | 00<br>01 | (128) (26) = 3,328<br>(256) (26) = 6,656 | 26 at Side 0<br>or 26 at Side 1 | | 1 | 0<br>1 | 00<br>01 | (128) (52) = 6,656<br>(256) (52) = 13,312 | 26 at Side 1 | | 0<br>0 | 0<br>1 | 01<br>02 | (256) (15) = 3,840<br>(512) (15) = 7,680 | 15 at Side 0<br>or 15 at Side 1 | | 1 1 | 0<br>1 | 01<br>02 | (256) (30) = 7,680<br>(512) (30) = 15,360 | 15 at Side 1 | | 0<br>0 | 0<br>1 | 02<br>03 | (512) (8) = 4,096<br>(1024) (8) = 8,192 | 8 at Side 0<br>or 8 at Side 1 | | 1 | 0<br>1 | 02<br>03 | (512) (16) = 8,192<br>(1024) (16) = 16,384 | 8 at Side 1 | data will be transferred starting at Sector 1 Side 0 and completing at Sector L Side 1 (Sector L = last sector on the side). Note: This function pertains to only one cylinder (the same track) on each side of the diskette. When N = 0, DTL defines the data length which the FDC must treat as a sector. If DTL is smaller than the actual data length in a Sector, the data beyond DTL in the Sector is not sent to the Data Bus. The FDC reads (internally) the complete Sector performing the CRC check, and depending upon the manner of command termination, may perform a Multi-Sector Read Operation. When N is non-zero, then DTL has no meaning and should be set to OFFH. At the completion of the Read Data Command, the head is not unloaded until after Head Unload Time Interval (specified in the Specify Command) has elapsed. If the processor issues another command before the head unloads then the head settling time may be saved between subsequent reads. This time out is particularly valuable when a diskette is copied from one drive to another. If the FDC detects the Index Hole twice without finding the right sector, (indicated in "R"), then the FDC sets the ND (No Data) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) After reading the ID and Data Fields in each sector, the FDC checks the CRC bytes. If a read error is detected (incorrect CRC in ID field), the FDC sets the DE (Data Error) flag in Status Register 1 to a 1 (high), and if a CRC error occurs in the Data Field the FDC also sets the DD (Data Error in Data Field) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) If the FDC reads a Deleted Data Address Mark off the diskette, and the SK bit (bit D5 in the first Command Word) is not set to 0, then the FDC sets the CM (Control Mark) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command, after reading all the data in the Sector. If SK = 1, the FDC skips the sector with the Deleted Data Address Mark and reads the next sector. During disk data transfers between the FDC and the processor, via the data bus, the FDC must be served by the processor every 27 $\mu$ s in the FM Mode, and every 400 13 $\mu s$ in the MFM Mode, or the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. if the processor terminates a read (or write) operation in the FDC, then the ID Information in the Result Phase is dependent upon the state of the MT bit and EOT byte. Table 3 shows the values for C, H, R, and N, when the processor terminates the Command. Table 6. ID Information When Processor Terminates Command | | | Final Sector Transferred to Processor | ID Information at Result Phase | | | | | | | | |----|-----|---------------------------------------|--------------------------------|-----|--------|----------|--|--|--|--| | MT | EOT | Final Sector Transferred to Processor | С | Н | R | N | | | | | | | 1A | Sector 1 to 25 at Side 0 | | | | | | | | | | | OF | Sector 1 to 14 at Side 0 | NC | NC | R+1 | NC | | | | | | | 08 | Sector 1 to 7 at Side 0 | | | | | | | | | | | 1A | Sector 26 at Side 0 | | | . • | | | | | | | | 0F | Sector 15 at Side 0 | C+1 | NC | R = 01 | NC | | | | | | | 08 | Sector 8 at Side 0 | | | | | | | | | | 0 | 1A | Sector 1 to 25 at Side 1 | | | | | | | | | | | OF | Sector 1 to 14 at Side 1 | NC | NC | R+1 | NC | | | | | | | 08 | Sector 1 to 7 at Side 1 | | | | | | | | | | | 1A | Sector 26 at Side 1 | | | | | | | | | | | 0F | Sector 15 at Side 1 | C+1 | NC | R = 01 | NC | | | | | | | 08 | Sector 8 at Side 1 | | | | | | | | | | | 1A | Sector 1 to 25 at Side 0 | | | | | | | | | | | 0F | Sector 1 to 14 at Side 0 | NC | NC | R+1 | NC | | | | | | | 08 | Sector 1 to 7 at Side 0 | | | | | | | | | | | 1A | Sector 26 at Side 0 | | | | | | | | | | | OF | Sector 15 at Side 0 | NC | LSB | R = 01 | NC. | | | | | | 1 | 08 | Sector 8 at Side 0 | | | | <u> </u> | | | | | | ١, | 1A | Sector 1 to 25 at Side 1 | | | | ١ | | | | | | | OF | Sector 1 to 14 at Side 1 | NC | NC | R+1 | NC. | | | | | | | 08 | Sector 1 to 7 at Side 1 | | | | <u> </u> | | | | | | | 1A | Sector 26 at Side 1 | | | | ,,, | | | | | | | 0F | Sector 15 at Side 1 | C + 1 | LSB | R = 01 | NC | | | | | | | 08 | Sector 8 at Side 1 | | | | 1 | | | | | Note: 1. NC (no Change): The same value as the one at the beginning of command execution. 2. LSB (Least Significant Bit): The least significant bit of H is complemented. #### WRITE DATA A set of nine (9) bytes is required to set the FDC into the Write Data mode. After the Write Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify Command), and begins reading ID Fields. When the current sector number ("R"), stored in the ID Register (IDR) compares with the sector number read off the diskette, then the FDC takes data from the processor byte by byte via the data bus, and outputs it to the FDD. After writing data into the current sector, the Sector Number stored in "R" is incremented by one, and the next data field is written into. The FDC continues this "Multi-Sector Write Operation" until the issuance of a Terminal Count-signal. If a Terminal Count signal is sent to the FDC it continues writing into the current sector to complete the data field. If the Terminal Count signal is received while a data field is being written then the remainder of the data field is filled with 00 (zeros). The FDC reads the ID field of each sector and checks the CRC bytes. If the FDC detects a read error (Incorrect CRC) in one of the ID Fields, it sets the DE (Data Error) flag of Status Register 1 to a 1 (high), and terminates the Write Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) The Write Command operates in much the same manner as the Read Command. The Following items are the same (refer to the Read Data Command for details): - Transfer Capacity - EN (End of Cylinder) Flag - ND (No Data) Flag - Head load Time Interval - ID Information when the processor terminates command (see Table 1) - Definition of DTL when N = 0 and when N ≠0 In the Write Data mode, data transfers between the processor and FDC must occur every 31 $\mu$ s in the FM mode, and every 15 $\mu$ s in the MFM mode. If the time interval between data transfers is longer than this the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Write Data Command. For Mini-floppies, multiple track writes are usually not permitted. This is because the turn-off time of the erase head coils the head switches tracks before the erase head turns off. Therefore the system should typically wait 1.3 mS before attempting to step or change sides. #### WRITE DELETED DATA This command is the same as the Write Data Command except a Deleted Data Address Mark is written at the beginning of the Data Field instead of the normal Data Address Mark. ## READ DELETED DATA This command is the same as the Read Data Command except that when the FDC detects a Data Address Mark at the beginning of a Data Field and SK = 0 (low), it will read all the data in the sector and set the CM flag in Status Register 2 to a 1 (high), and then terminate the command. If SK = 1, then the FDC skips the sector with the Data Address Mark and reads the next sector. #### READ A TRACK This command is similar to the READ DATA Command except that the entire data field is read continuously from each of the sectors of a track. Immediately after encountering the INDEX HOLE the FDC starts reading all data fields on the track as continuous blocks of data. If the FDC finds an error in the ID or DATA CRC check bytes, it continues to read data from the track. The FDC compares the ID information read from each sector with the value stored in the IDR, and sets the ND flag of Status Register 1 to a 1 (high) if there is no comparison. Multitrack or skip operations are not allowed with this command. This command terminates when EOT number of sectors have been read. If the FDC does not find an ID Address Mark on the diskette after it encounters the index hole for the second time, it sets the MA (missing address mark) flag in Status Register 1 to a 1 (high), and terminates the command. (Status Register 0 has bits 7 and 6 set to 0 and 1 respectively.) #### READ ID The READ ID Command is used to give the present position of the recording head. The FDC stores the values from the first ID Field it is able to read. If no proper ID Address Mark is found on the diskette, before the INDEX HOLE is encountered for the second time then the MA (Missing Address Mark) flag in Status Register is set to a 1 (high), and if no data is found then the ND (No Data) flag is also set in Status Register 1 to a 1 (high) and the command is terminated. #### FORMAT A TRACK The Format Command allows an entire track to be formatted. After the index hole is detected, Data is written on the Diskette: Gaps, Address Marks, ID Fields and Data Fields, all per the IBM System 34 (Double Density) or System 3740 (Single Density) Formats are recorded. The particular format which will be written is controlled by the values programmed into N (number of bytes/ secter), SC (sectors/cylinder), GPL (Gap Length) and D (Data Pattern) which are supplied by the processor during the Command Phase. The Data Field is filled with the Byte of data stored in D. . The ID Field for each sector is supplied by the processor: four data requests per sector are made by the FDC for C (Cylinder Number), H (Head Number), R (Sector Number) and N (Number of Bytes/Sector). This allows the diskette to be formatted with nonsequential sector numbers, if desired. After formatting each sector, the processor must send new values for C, H, R, and N to the UM8272A/A-4 for each sector on the track. The contents of the R Register are incremented by one after each sector is formatted: the R register contains a value of R + 1 when it is read during the Result Phase. This incrementing and formatting continues for the whole track until the FDC encounters the index hole for the second time, whereupon it terminates the command. If a FAULT signal is received from the FDD at the end of a write operation, then the FDC sets the EC flag of status Register 0 to a 1 (high), and terminates the command after setting bits 7 and 6 of Status Register 0 to 0 and 1 respectively. Also the loss of a READY signal at the beginning of a command execution phase causes command termination. Table 7 shows the relationship between N, SC, and GPL for various sector sizes: Table 9. Sector Size Relationships #### 8" STANDARD FLOPPY 5%" MINI FLOPPY | Format · | Sector Size | N | sc | GPL <sup>1</sup> | GPL <sup>2</sup> | Remarks | Sector Size | N | sc | GPL <sup>1</sup> | GPL <sup>2</sup> | |----------|------------------|----|----|------------------|------------------|-----------------|------------------|----|----|------------------|------------------| | FM Mode | 128 bytes/Sector | 00 | 1A | 07 | 1B | IBM Diskette 1D | 128 bytes/Sector | 00 | 12 | 07 | 09 | | | 256 | 01 | OF | 0E | 2A | | 128 | 00 | 10 | 10 | 19 | | | 512 | 02 | 06 | 1B | 3A | IBM Diskette 2D | 256 | 01 | 06 | 18 | 30 | | | 1024 | 03 | 04 | 47 | 8A | | 512 | 02 | 04 | 46 | 87 | | | 2048 | 04 | 02 | C8 | FF | | 1024 | 03 | 02 | D8 | FF | | | 4096 | 05 | 01 | СВ | FF | | 2048 | 04 | 01 | C8 | FF | | MFM Mode | 256 | 01 | 1A | 0E | 36 | IBM Diskette 2D | 256 | 01 | 12 | 0A | ос | | | 512 | 02 | OF | 1B | 54 | | 256 | 01 | 10 | 20 | 32 | | | 1024 | 03 | 08 | 35 | 74 | IBM Diskette 2D | 512 | 02 | 08 | 2A | 50 | | · | 2048 | 04 | 04 | 99 | FF | | 1024 | 03 | 04 | 80 | FO | | | 4096 | 05 | 02 | C8 | FF | | 2048 | 04 | 02 | СВ | FF | | | 8192 | 06 | 01 | C8 | FF | | 4096 | 05 | 01 | C8 | FF | Notes: 1. Suggested values of GPL in Read or Write Commands to avoid splice point between data field and ID field of contiguous sections. 2. Suggested values of GPL in formal command. During the Command Phase of the Seek operation the FDC is in the FDC BUSY state, but during the Execution Phase it is in the NON-BUSY state. While the FDC is in the NON-BUSY state, another Seek Command may be issued, and in this manner parallel seek operations may be done on up to 4 Drives at once. If an FDD is in a NOT READY state at the beginning of the command execution phase or during the seek operation, the NR (NOT READY) flag is set in Status Register 0 to a 1 (high), and the command is terminated. Note that the UM8272A/A-4 Read and Write Commands do not have implied Seeks. Any R/W command should be preceded by: 1) Seek Command, 2) sense Interrupt Status, and 3) Read ID. #### RECALIBRATE This command causes the read/write head within the FDD to retract to the Track 0 position. The FDC clears the contents of the PCN counter, and checks the status of the Track 0 signal from the FDD. As long as the Track 0 signal is low, the Direction signal remains 1 (high) and Step Pulses are issued. When the Track 0 signal goes high, the SE (SEEK END) flag in Status Register 0 is set to a 1 (high) and the command is terminated. If the Track 0 signal is still low after 77 Step Pulses have been issued, the FDC sets the SE (SEEK END) and EC (EQUIPMENT CHECK) flags of Status Register 0 both to 1 (high), and terminates the command. The ability to overlap RECALIBRATE Commands to multiple FDDs, and the loss of the READY signal, as described in the SEEK Command, also applies to the RECALIBRATE Command. #### SENSE INTERRUPT STATUS An Interrupt signal is generated by the FDC upon one of the following conditions: - 1. Upon entering the Result Phase of: - a. Read Data Command - b. Read a Track Command - c. Read ID Command - d. Read Deleted Data Command - e. Write Data Command - f. Format a Cylinder Command - g. Write Deleted Data Command - h. Scan Commands - 2. Ready Line of FDD changes state - 3. End of Seek or Recalibrate Command - 4. Execution Phase in the NON-DMA Mode Interrupts caused by reasons 1 and 4 above occur during normal command operations and are easily discernible by the processor. However, interrupts caused by reasons 2 and 3 above may be uniquely identified with the aid of the Sense Interrupt Status Command. This command when issued resets the interrupt signal and via bits 5, 6, and 7 of Status Register 0 identifies the cause of the interrupt. Neither the Seek or Recalibrate Command have a Result Phase. Therefore, it is mandatory to use the Sense interrupt Status Command after these commands to effectively terminate them and to provide verification of the head position (PCN). Table 8. Seek, Interrupt Codes | Seek End | interru | pt Code | CAUSE | |----------|---------|---------|-----------------------------------------------------------| | Bit 5 | Bit 6 | Bit 7 | | | 0 | 1 | 1 | Ready Line changed state, either polarity | | 1 | 0 | 0 | Normal Termination<br>of Seek or Recalibrate<br>Command | | 1 | 1 | 0 | Abnormal Termination of<br>Seek or Recalibrate<br>Command | #### SPECIFY The Specify Command sets the initial values for each of the three internal timers. The HUT (Head Unload Time) defines the time from the end of the Execution Phase of one of the Read/Write Commands to the head unload state. This timer is programmable from 16 to 240 ms in increments of 16 ms (01 = 16 ms, 02 = 32 ms . . . OF = 240 ms). The SRT (Step Rate Time) defines the time interval between adjacent step pulses. This timer is programmable from 1 to 16 ms in increments of 1 ms (F = 1 ms, E = 2 ms, D = 3 ms, etc.). The HLT (Head Load Time) defines the time between when the Head Load signal goes high and when the Read/Write operation starts. This timer is programmable from 2 to 254 ms in increments of 2 ms (01 = 2 ms, 02 = 4 ms, 03 = 6 ms . . . . FE = 254 ms). The step rate should be programmed for 1 ms longer than the minimum time required by the drive. The time intervals mentioned above are a direct function of the clock (CLK on pin 19). Times indicated above are for an 8 MHz clock; if the clock is 4 MHz (mini-floppy application) then all time intervals are increased by a factor of 2. The choice of DMA or NON-DMA operation is made by the ND (NON-DMA) bit. When this bit is high (ND = 1) the NON-DMA mode is selected, and when ND = 0 the DMA mode is selected. ## SENSE DRIVE STATUS This command may be used by the processor whenever it wishes to obtain the status of the FDDs. Status Register 3 contains the Drive Status information. #### INVALID If an invalid command is sent to the FDC (a command not defined above), then the FDC will terminate the command. No interrupt is generated by the UM8272A/A-4 during this condition. Bit 6 and bit 7 (DIO and RQM) in the Main Status Register are both high (1) indicating to the processor that the UM8272A/A-4 is in the Result Phase and the contents of Status Register 0 (STO) must be read. When the processor reads Status Register 0 it will find an 80H indicating an invalid command was received. A Sense interrupt Status Command must be sent after a Seek or Recalibrate interrupt; otherwise the FDC will consider the next command to be an invalid Command. In some applications the user may wish to use this command as a No-Op command, to place the FDC in a standby or no operation state. Table 9. Status Registers | | Bit | | Descriptions | |----------------|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Symbol | | | | | STATU | S REGISTER 0 | | D <sub>7</sub> | Interrupt<br>Code | ıc | D <sub>7</sub> = 0 and D <sub>6</sub> = 0<br>Normal Termination of Com-<br>mand, (NT). Command was com-<br>pleted and properly executed. | | D <sub>6</sub> | | | D <sub>7</sub> = 0 and D <sub>6</sub> = 1<br>Abnomal Termination of Com-<br>mand, (AT). Execution of Com-<br>mand was started, but was not<br>successfully completed. | | | | | D <sub>7</sub> = 1 and D <sub>6</sub> = 0<br>Invalid Command issue (IC).<br>Command which was issued<br>was never started. | | | | | D <sub>7</sub> = 1 and D <sub>6</sub> = 1<br>Abnormal Termination because<br>during command execution the<br>ready signal from FDD changed<br>state. | | D <sub>5</sub> | Seek End | SE | When the FDC completes the<br>SEEK Command, this flag is<br>set to (high). | | D4 | Equipment<br>Check | EC | If a fault Signal is received from<br>the FDD, or if the Track 0 Signal<br>fails to occur after 77 Step Pulses<br>(Recalibrate Command) then<br>this flag is set. | | D <sub>3</sub> | Not Ready | NR | When the FDD is in the not-ready state and a read or write command is issued, this flag is set. If a read or write command is issued to Side 1 of a single sided drive, then this flag is set. | | D <sub>2</sub> | Head<br>Address | HD | This flag is used to indicate the state of the head at Interrupt. | | D <sub>1</sub> | Unit Select 1 | US 1 | These flags are used to indicate a | | D <sub>0</sub> | Unit Select 0 | US 0 | Drive Unit Number at Interrupt | | | | 7 ''' | IS REGISTER 1 | | D <sub>7</sub> | End of<br>Cylinder | EN | When the FDC tries to access a<br>Sector beyond the final Sector<br>of a Cylinder, this flag is set. | | D <sub>6</sub> | | ľ | Not used. This bit is always 0 (low). | | D <sub>5</sub> | Data Error | DE | When the FDC detects a CRC error in either the ID field or the data field, this flag is set. | | D4 | Over Run | OR | If the FDC is not serviced by<br>the main systems during data<br>transfers, within a certain time<br>interval, this flag is set. | | D <sub>3</sub> | | | Not used. This bit is always 0 (low) | | D <sub>2</sub> | No Data | ND | During execution of READ DATA, WRITE DELETED DATA or SCAN Command, if the FDC cannot find the Sector specified in the IDR Register, this flag is set. While executing the READ ID Command, if the FDC cannot | | | | | read the ID field without an error, then this flag is set. During the execution of the READ A Cylinder Command, if the starting sector cannot be found, then this flag is set. | | | | | | | | Bit | | Descriptions | |----------------|---------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Symbol | | | | ST | ATUS RE | GISTER 1 (CONT.) | | D <sub>1</sub> | Not<br>Writable | NW | During execution of WRITE DATA, WRITE DELETED DATA or Format Cylinder Command, if the FDC detects a write protect signal from the FDD, then this flag is set. | | Do | Missing<br>Address<br>Mark | MA | If the FDC cannot detect the ID Address Mark after encountering the Index hole twice, then this flag is set. If the FDC cannot detect the Data Address Mark or Deleted Data Address Mark, this flag is set. Also at the same time, the MD (Missing Address Mark in Data Field) of Status Register 2 is set. | | | L | STATL | IS REGISTER 2 | | D <sub>7</sub> | 1 | | Not used. This bit is always 0 (low.) | | D <sub>6</sub> | Control<br>Mark | CM | While executing the READ DATA or SCAN Command, if the FDC encounters a Sector which contains a Deleted Data Address Mark, this flag is set. | | D <sub>5</sub> | Data Error in<br>Data Field | DD | If the FDC detects a CRC error in the data field then this flag is set. | | D4 | Wrong<br>Cylinder | wc | This bit is related to the ND bit, and when the contents of C on the medium is different from that stored in the IDR, this flag is set. | | D <sub>3</sub> | Scan Equal<br>Hit | SH | During execution of the SCAN Com-<br>mand, if the condition of "equal"<br>is satisfied, this flag is set. | | D <sub>2</sub> | Scan Not<br>Satisfied | SN | While executing the SCAN Command, if the FDC cannot find a Sector on the cylinder which meets the condition, then this flag is set. | | D <sub>1</sub> | Bad<br>Cylinder | ВС | This bit is related to the ND bit, and when the content of C on the medium is different from that stored in the IDR and the content of C is FF, then this flag is set. | | D <sub>0</sub> | Missing<br>Address<br>Mark in<br>Data Field | MD | When data is read from the medium, if the FDC cannot find a Data Address Mark or Deleted Data Address Mark, then this flag is set. JS REGISTER 3 | | D7 | Fault | FT | This bit is used to indicate the | | | | | status of the Fault signal from the FDD. | | D <sub>6</sub> | Write<br>Protected | WP | This bit is used to indicate the status of the Write Protected signal from the FDD. | | D <sub>5</sub> | Ready | RDY | This bit is used to indicate the status of the Ready signal from the FDD. | | D <sub>4</sub> | Track 0 | то | This bit is used to indicate the status of the Track 0 signal from the FDD. | | D <sub>3</sub> | Two Side | TS | This bit is used to indicate the status of the Two Side signal from the FDD. | | $D_2$ | Head<br>Address | HD | This bit is used to indicate the status of Side Select signal to the FDD. | | D <sub>1</sub> | Unit Select 1 | US 1 | This bit is used to indicate the status of the Unit Select 1 signal to the FDD. | | D <sub>0</sub> | Unit Select 0 | US 0 | This bit is used to indicate the status of the Unit Select 0 signal to the FDD. | ## A.C. Testing Input, Output Waveform ## A.C. Testing Load Circuit ## Waveforms 9905 ## Waveforms (Continued) ## Waveforms (Continued) ## **Ordering Information** | Part Number | Operational Clock | Package | |-------------|-------------------|---------| | UM8272A – 4 | 4 MHz | Plastic | | UM8272A | 8 MHz | Plastic |