SDLS172 OCTOBER 1976 - REVISED MARCH 1988

- Three-State, 4 Bit, Cascadable, Parallei-In, Parallei-Out Registers
- 'LS395A Offers Three Times the Sink-Current Capability of 'LS395
- Low Power Dissipation . . . 75 mW Typical (Enabled)
- Applications:

N-Bit Serial-To-Parallel Converter N-Bit Parallel-To-Serial Converter N-Bit Storage Register

#### description

These 4-bit registers feature parallel inputs, parallel outputs, and clock (CLK), serial (SER), load shift (LD/ $\overline{\rm SH}$ ), output control ( $\overline{\rm OC}$ ) and direct overriding clear ( $\overline{\rm CLR}$ ) inputs.

Shifting is accomplished when the load/shift control is low. Parallel loading is accomplished by applying the four bits of data and taking the load/shift control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock input. During parallel loading, the entry of serial data is inhibited.

When the output control is low, the normal logic levels of the four outputs are available for driving the loads or bus lines. The outputs are disabled independently from the level of the clock by a high logic level at the output control input. The outputs then present a high impedance and neither load nor drive the bus line; however, sequential operation of the registers is not affected. During the high-impedance mode, the output at Qp' is still available for cascading.

### logic symbol†



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.

SN54LS395A . . . J OR W PACKAGE SN74LS395A . . . D OR N PACKAGE (TOP VIEW)



SN54LS395A . . . FK PACKAGE (TOP VIEW)



NC - No internal connection



#### logic diagram (positive logic)



Pin numbers shown are for D, J, N, and W packages.

#### schematics of inputs and outputs



#### **FUNCTION TABLE**

|     | INPUTS |     |     |    |    |    |    |     |                      |                      | 3-STATE OUTPUTS   |                  |  |  |  |  |
|-----|--------|-----|-----|----|----|----|----|-----|----------------------|----------------------|-------------------|------------------|--|--|--|--|
| CLR | LD/SH  | CLK | SER | PΔ | RA | LL | EL |     |                      | _                    | _                 | OUTPUT           |  |  |  |  |
| CLA | LD/SH  | CLK | SEH | Α  | 8  | С  | D  | QΑ  | σB                   | чc                   | αD                | α <sub>D</sub> ′ |  |  |  |  |
| L   | ×      | ×   | ×   | Х  | Х  | Х  | Х  | L   | L                    | L                    | L                 | L                |  |  |  |  |
| Н   | н      | [ н | ×   | ×  | X  | ×  | х  | QAO | α <sub>B0</sub>      | $q_{C0}$             | $\alpha_{D0}$     | σ <sub>D0</sub>  |  |  |  |  |
| н   | н      | ı   | ×   | а  | ь  |    | d  | a   | ь                    | С                    | d                 | d                |  |  |  |  |
| н   | L      | н   | ×   | X  | х  | Х  | Х  | QAO | QB0                  | aco                  | Q <sub>D0</sub>   | $\alpha_{D0}$    |  |  |  |  |
| н   | L      | ↓   | н   |    |    |    | х  |     |                      |                      | $\mathbf{q}_{Cn}$ |                  |  |  |  |  |
| Н   | L      | 1   | L   | х  | Х  | Х  | Х  | L   | $\alpha_{\text{An}}$ | $\alpha_{\text{Bn}}$ | Q <sub>Cn</sub>   | $a_{Cn}$         |  |  |  |  |

When the output control is high, the 3-state outputs are disabled to the high-impedance state; however, sequential operation of the registers and the output at  $Q_D'$  are not affected.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |      |    |     |     |             |    |  |  |  |   |   |  |   |  |  |    |     |      | 7     | ' V |
|----------------------------------------------|------|----|-----|-----|-------------|----|--|--|--|---|---|--|---|--|--|----|-----|------|-------|-----|
| Input voltage                                |      |    |     |     |             |    |  |  |  |   |   |  |   |  |  |    |     |      | 7     | ' V |
| Operating free-air temperature range         | : SI | N5 | 4 L | \$3 | 95/         | À. |  |  |  |   |   |  | - |  |  | 5  | 5°  | C to | 125   | °C  |
|                                              | SI   | N7 | 4L  | S3  | 95 <i>A</i> | 4  |  |  |  | ÷ |   |  |   |  |  |    | 0   | °C 1 | to 70 | °C  |
| Storage temperature range                    |      |    |     |     |             |    |  |  |  |   | _ |  |   |  |  | -6 | ا°5 | C to | 150   | °C  |

NOTE 1: Voltage values are with respect to network ground terminal.

### recommended operating conditions

|                                                           |                                                                   | Sh  | SN54LS395A |      |      | SN74LS395A |      |      |  |
|-----------------------------------------------------------|-------------------------------------------------------------------|-----|------------|------|------|------------|------|------|--|
|                                                           |                                                                   | MIN | NOM        | MAX  | MIN  | NOM        | MAX  | UNIT |  |
| Supply voltage, VCC                                       |                                                                   | 4.5 | 5          | 5.5  | 4.75 | 5          | 5.25 | ٧    |  |
| High-level output current, IOH                            | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> |     |            | -1   |      |            | -2.6 | mA   |  |
|                                                           |                                                                   |     |            | -400 |      |            | -400 | μА   |  |
| Low-level output current, IOI                             | QA, QB, QC, QD                                                    |     |            | 12   |      |            | 24   | mΑ   |  |
| Eow level output current, 10C                             | QD'                                                               |     |            | 4    | _    |            | 8    | mΑ   |  |
| Clock frequency, f <sub>clock</sub>                       | ·                                                                 | 0   |            | 30   | 0    |            | 30   | MHz  |  |
| Width of clock pulse, tw(clock)                           |                                                                   | 16  |            |      | 16   |            |      | ns   |  |
| Setup time, high-level or low-level data, t <sub>su</sub> | LD/SH                                                             | 40  |            |      | 40   |            |      |      |  |
| Setup time, mightered of fow-level data, t <sub>SU</sub>  | All other inputs                                                  | 20  |            |      | 20   |            |      | ns   |  |
| Hold time, high-level or low-level data, th               |                                                                   | 10  |            |      | 10   |            |      | ns   |  |
| Operating free-air temperature, TA                        |                                                                   | -55 |            | 125  | 0    |            | 70   | °C   |  |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                                         |                                           | 750                                   |                         | SI                                                                   | V54LS39 | 95A  | SI   | UNIT |      |      |    |
|-----------------------------------------|-------------------------------------------|---------------------------------------|-------------------------|----------------------------------------------------------------------|---------|------|------|------|------|------|----|
|                                         | PARAMETER                                 | l E2                                  | T CONDITION             | MIN                                                                  | TYP‡    | MAX  | MIN  | TYP‡ | MAX  | UNII |    |
| VIH                                     | High-level input voltage                  |                                       |                         |                                                                      | 2       |      |      | 2    |      |      | ٧  |
| VIL.                                    | Low-level input voltage                   |                                       |                         |                                                                      |         |      | 0.7  |      |      | 0.8  | ٧  |
| VIK                                     | Input clamp voltage                       | VCC = MIN,                            | I <sub>I</sub> = -18 mA |                                                                      |         |      | -1.5 |      |      | -1.5 | ٧  |
| VOH                                     | High-level output voltage                 | VCC = MIN,                            | V <sub>IH</sub> = 2 V,  | QA, QB,<br>QC, QD                                                    | 2.4     | 3.4  |      | 2.4  | 3.1  |      | V  |
| • • • • • • • • • • • • • • • • • • • • |                                           | V <sub>I</sub> L≂V <sub>I</sub> Lmax, | IOH = MAX               | ΩD,                                                                  | 2.5     | 3.4  |      | 2.7  | 3.4  |      | ٧  |
| Vai                                     |                                           | V <sub>CC</sub> = MIN,                | QД, QВ,                 | IOL = 12 mA                                                          |         | 0.25 | 0.4  |      | 0.25 | 0.4  | V  |
|                                         | Low-level output voltage                  | VIL = VIL max,                        | $a_{C}, a_{D}$          | I <sub>OL</sub> = 24 mA                                              |         |      |      |      | 0.35 | 0.5  | ]  |
| VOL                                     |                                           | V <sub>1H</sub> = 2 V                 | σ <sub>D</sub> ,        | IOL = 4 mA                                                           |         | 0.25 | 0.4  |      | 0.25 | 0.4  | V  |
|                                         |                                           |                                       |                         | IOL = 8 mA                                                           |         |      |      |      | 0.35 | 0.5  | L. |
| 1                                       | Off-state output current,                 | V <sub>CC</sub> = MAX,                | V <sub>IH</sub> = 2 V,  | QA, QB,                                                              |         |      | 20   |      |      | 20   | μА |
| OZH                                     | high-level voltage applied                | Vo = 2.7 V                            |                         | ac, an                                                               | 1       |      |      |      |      |      |    |
| lazı                                    | Off-state output current,                 | VCC = MAX,                            | V <sub>IH</sub> = 2 V,  | Q <sub>A</sub> , Q <sub>B</sub> ,                                    |         |      | -20  |      |      | -20  | μΑ |
| lozL                                    | low-level voltage applied                 | Vo = 0.4 V                            |                         | ac, ap                                                               |         |      |      |      |      |      |    |
| ΙΙ                                      | input current at<br>maximum input voltage | V <sub>CC</sub> = MAX,                | V <sub>1</sub> = 7 V    |                                                                      |         |      | 0.1  |      |      | 0.1  | mA |
| hн                                      | High-level input current                  | V <sub>CC</sub> = MAX,                | V <sub>1</sub> = 2.7 V  |                                                                      |         |      | 20   |      |      | 20   | μА |
| TĮĮ_                                    | Low-level input current                   | VCC = MAX,                            | VI = 0.4 V              | ·                                                                    |         |      | -0.4 |      |      | -0.4 | mA |
| los                                     | Short-circuit output current§             | V <sub>CC</sub> ≈ MAX                 |                         | Q <sub>A</sub> , Q <sub>B</sub> ,<br>Q <sub>C</sub> , Q <sub>D</sub> | -30     |      | -130 | -30  |      | -130 | mA |
|                                         | '                                         | _                                     |                         | QD'                                                                  | -20     |      | -100 | -20  |      | -100 | mA |
|                                         | D                                         | )/ ## 6 V                             | San Nana 2              | Condition A                                                          |         | 22   | 34   |      | 22   | 34   | ^  |
| ICC                                     | Supply current                            | VCC = MAX,                            | See Note 2              | Condition B                                                          |         | 21   | 31   |      | 21   | 31   | mA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

- A. Output control at 4.5 V and a momentary 3 V, then ground, applied to clock input.
- B. Output control and clock input grounded.

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                  | PARAMETER                                                   | TEST CONDITIONS                                                                                  | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum clock frequency                                     | See Note 3.                                                                                      | 30  | 45  |     | MHz  |
| tPHL             | Propagation delay time, high-to-low-lavel output from clear | · ·                                                                                              |     | 22  | 35  | กร   |
| tPLH             | Propagation delay time, low-to-high-level output            | $\Omega_A$ , $\Omega_B$ , $\Omega_C$ , $\Omega_D$ outputs:<br>$R_1 = 667 \Omega$ , $C_1 = 45 pF$ |     | 15  | 30  | ns   |
| tPHL.            | Propagation delay time, high-to-low-level output            |                                                                                                  |     | 20  | 30  | ns   |
| †PZH             | Output enable time to high level                            | $\Omega_D$ output:<br>$R_1 = 2 k\Omega, C_1 = 15 pF$                                             |     | 15  | 25  | ns   |
| tPZL             | Output enable time to low level                             | M 2 Kas; C 15 pr                                                                                 |     | 17  | 25  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level                         | C <sub>L</sub> = 5 pF,                                                                           |     | 11  | 17  | ns   |
| <sup>t</sup> PLZ | Output disable time from low level                          | See Note 3                                                                                       | _   | 12  | 20  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

 $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: ICC is measured with the outputs open, the serial input and mode control at 4.5 V, and the data inputs grounded under the following conditions:





www.ti.com 7-Jun-2010

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| JM38510/30607B2A | OBSOLETE              | LCCC         | FK                 | 20   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| JM38510/30607BEA | OBSOLETE              | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| JM38510/30607BEA | OBSOLETE              | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN54LS395AJ      | OBSOLETE              | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN54LS395AJ      | OBSOLETE              | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74LS395AD      | OBSOLETE              | SOIC         | D                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74LS395AD      | OBSOLETE              | SOIC         | D                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74LS395ADR     | OBSOLETE              | SOIC         | D                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74LS395ADR     | OBSOLETE              | SOIC         | D                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74LS395AN      | OBSOLETE              | PDIP         | N                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74LS395AN      | OBSOLETE              | PDIP         | N                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54LS395AFK    | OBSOLETE              | LCCC         | FK                 | 20   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54LS395AFK    | OBSOLETE              | LCCC         | FK                 | 20   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54LS395AJ     | OBSOLETE              | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54LS395AJ     | OBSOLETE              | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54LS395AW     | OBSOLETE              | CFP          | W                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54LS395AW     | OBSOLETE              | CFP          | W                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



## **PACKAGE OPTION ADDENDUM**

7-Jun-2010

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS395A, SN74LS395A:

Catalog: SN74LS395A

www.ti.com

Military: SN54LS395A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F16)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



# FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com

**TI E2E Community Home Page**