# 27C256 262,144-Bit (32,768 x 8) UV Erasable CMOS PROM Military Qualified ### **General Description** The 27C256 is a high-speed 256K UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements. The 27C256 is designed to operate with a single +5V power supply with $\pm 10\%$ tolerance. The CMOS design allows the part to operate over Military Temperature Range. The 27C256 is packaged in a 28-pin dual-in-line package with transparent lid and a 32-pin windowed LCC. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure. This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability. The 27C256 specified on this data sheet is fully compliant with MIL-STD-883. Revision C. #### **Features** - Clocked sense amps for fast access time down to 250 ns - Low CMOS power consumption - Active power: 55 mW max - Standby power: 0.55 mW max - Performance compatible to NSC800™ CMOS microprocessor - Single 5V power supply - Pin compatible with NMOS 256K EPROMs - Fast and reliable programming (0.5 ms for most bytes) - Static operation—no clocks required - TTL, CMOS compatible inputs/outputs - TRI-STATE® output - Optimum EPROM for total CMOS systems - Windowed DIP and LCC package options - Specifications guaranteed over full military temperature range (-55°C to +125°C) - This device is processed in compliance with SMD 86063, and the DIP version is dual marked ### **Block Diagram** #### Pin Names | A0-A14 | Addresses | |--------|---------------| | CE | Chip Enable | | ŌĒ | Output Enable | | 00-07 | Outputs | | PGM | Program | | NC | No Connect | TRI-STATE® is a registered trademark of National Semiconductor Corporation. NSC800TM is a trademark of National Semiconductor Corporation. ## **Connection Diagrams** | 27C512 | 27C128 | 27C64 | 27C32 | 27C16 | |--------|----------|-----------------|-------|-------| | 27512 | 27128 | 2764 | 2732 | 2716 | | A15 | $V_{PP}$ | V <sub>PP</sub> | | | | A12 | A12 | A12 | | | | A7 | A7 | A7 | A7 | A7 | | A6 | A6 | A6 | A6 | A6 | | A5 | A5 | A5 | A5 | A5 | | A4 | A4 | A4 | A4 | A4 | | А3 | A3 | A3 | A3 | A3 | | A2 | A2 | A2 | A2 | A2 | | A1 | A1 | A1 | A1 | A1 | | A0 | A0 | A0 | A0 | A0 | | 00 | 00 | 00 | 00 | 00 | | 01 | 01 | 01 | 01 | 01 | | O2 | O2 | 02 | 02 | 02 | | GND | GND | GND | GND | GND | | 27C256Q<br>Dual-In-Line Package | | | | | | |---------------------------------|----|----|------------------------|--|--| | VPP — | 1 | 28 | — ν <sub>cc</sub> | | | | A12 — | 2 | 27 | — A14 | | | | A7 — | 3 | 26 | — A13 | | | | A6 | 4 | 25 | — A8 | | | | A5 — | 5 | 24 | A9 | | | | A4 — | 6 | 23 | A11 | | | | А3 — | 7 | 22 | — ŌĒ | | | | A2 — | 8 | 21 | A10 | | | | A1 - | 9 | 20 | — Œ/PGM | | | | A0 — | 10 | 19 | <b></b> 0 <sub>7</sub> | | | | 00 — | 11 | 18 | — 0 <sub>6</sub> | | | | 01 — | 12 | 17 | — 0 <sub>5</sub> | | | | 02 | 13 | 16 | 0 <sub>4</sub> | | | | GND - | 14 | 15 | — 0 <sub>3</sub> | | | | 27C16 | 27C32 | 27C64 | 27C128 | 27C512 | |-----------------|---------------------------------------------|-----------------|-----------------|--------------------| | 2716 | 2732 | 2764 | 27128 | 27512 | | | | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | | | PGM | PGM | A14 | | V <sub>CC</sub> | V <sub>CC</sub> | NC | A13 | A13 | | A8 | A8 | A8 | A8 | A8 | | A9 | A9 | A9 | A9 | A9 | | V <sub>PP</sub> | A11 | A11 | A11 | A11 | | ŌĒ | $\overline{\text{OE}}/\text{V}_{\text{PP}}$ | ŌĒ | ŌĒ | OE/V <sub>PP</sub> | | A10 | A10 | A10 | A10 | A10 | | CE/PGM | CE | CE | CE | CE | | 07 | 07 | 07 | 07 | 07 | | O6 | O6 | O6 | O6 | O6 | | O5 | O5 | O5 | O5 | O5 | | 04 | O4 | 04 | 04 | 04 | | О3 | O3 | О3 | О3 | O3 | TL/D/10332-2 Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the 27C256 pins. #### NS Package Number J28AQ TL/D/10332-6 ### NS Package Number EA32CQ # Military Temperature Range ( $-55^{\circ}\text{C to } + 125^{\circ}\text{C} )$ $V_{\text{CC}} = 5\text{V } \pm 10\%$ | Access Time | |-------------| | 250 | | 300 | | 350 | | 250 | | 300 | | 350 | | | ### **Absolute Maximum Ratings** (Note 1) Temperature Under Bias -55°C to +125°C -65°C to +150°C Storage Temperature All Input Voltages with Respect to Ground (Note 10) All Output Voltages with Respect to Ground (Note 10) V<sub>PP</sub> Supply Voltage with Respect to Ground during Programming $V_{\mbox{\footnotesize CC}}$ + 1.0V to GND - 0.6V $+\,$ 14.0V to -0.6V +6.5 V to -0.6 V Power Dissipation Lead Temperature (Soldering, 10 Seconds) V<sub>CC</sub> Supply Voltage with Respect to Ground +7.0V to -0.6V **Operating Conditions** (Note 7) Temperature Range (T<sub>case</sub>) $-55^{\circ}$ C to $+125^{\circ}$ C V<sub>CC</sub> Power Supply $5V \pm 10\%$ 1.0W 300°C ### **READ OPERATION** ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|---------------------|-------| | ILI | Input Load Current | $V_{IN} = V_{CC}$ or GND | | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$ | | | 10 | μΑ | | I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | $\overline{\text{CE}} = \text{V}_{\text{IL}}, \text{f} = 5 \text{ MHz}$ Inputs = $\text{V}_{\text{IH}}$ or $\text{V}_{\text{IL}}, \text{I/O} = 0 \text{ mA}$ | | 5 | 20 | mA | | I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | $\overline{\text{CE}} = \text{GND}, f = 5 \text{ MHz}$ Inputs = $V_{\text{CC}}$ or GND, I/O = 0 mA | | 3 | 10 | mA | | I <sub>CCSB1</sub> | V <sub>CC</sub> Current (Standby)<br>TTL Inputs | $\overline{\text{CE}} = V_{\text{IH}}$ | | 0.1 | 1 | mA | | I <sub>CCSB2</sub> | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{\text{CE}} = V_{\text{CC}}$ | | 0.5 | 100 | μΑ | | Ірр | V <sub>PP</sub> Load Current | $V_{PP} = V_{CC}$ | | | 200 | μΑ | | $V_{IL}$ | Input Low Voltage | | -0.1 | | 0.8 | V | | $V_{IH}$ | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | V | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | $I_{OH} = -400 \mu A$ | 2.4 | | | V | | V <sub>OL2</sub> | Output Low Voltage | $I_{OL} = 0 \mu A$ | | | 0.1 | V | | V <sub>OH2</sub> | Output High Voltage | $I_{OH} = 0 \mu A$ | 4.4 | | | V | ### **AC Electrical Characteristics** | | | | | | 270 | 256 | | | | |------------------|----------------------------------------------------------------------|------------------------------------------|-----|-----|-----|-----|-----|-----|-------| | Symbol | Parameter | Conditions | 2 | 50 | 3 | 00 | 3 | 50 | Units | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>ACC</sub> | Address to Output Delay | $\overline{CE} = \overline{OE} = V_{IL}$ | | 250 | | 300 | | 350 | ns | | t <sub>CE</sub> | CE to Output Delay | $\overline{OE} = V_{IL}$ | | 250 | | 300 | | 350 | ns | | toE | OE to Output Delay | $\overline{\text{CE}} = V_{\text{IL}}$ | | 100 | | 120 | | 120 | ns | | t <sub>DF</sub> | OE High to Output Float | $\overline{CE} = V_{IL}$ | 0 | 60 | 0 | 105 | 0 | 105 | ns | | t <sub>OH</sub> | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0 | | 0 | | 0 | | ns | ### Capacitance $T_A = +25$ °C, f = 1 MHz (Note 2) | Symbol | Parameter | Conditions | Тур | Max | Units | |------------------|--------------------|-----------------------|-----|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 6 | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 14 | pF | ### **AC Test Conditions** Output Load \$1\$ TTL Gate and $$C_L=100\ pF$ (Note 8) Timing Measurement Reference Level Inputs Outputs Input Rise and Fall Times Input Pulse Levels 0.45V to 2.4V ### AC Waveforms (Notes 6, 7 and 9) TL/D/10332-3 0.8V and 2V 0.8V and 2V Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: This parameter is only sampled and is not 100% tested. Note 3: $\overline{\text{OE}}$ may be delayed up to $t_{ACC}-t_{OE}$ after the falling edge of $\overline{\text{CE}}$ without impacting $t_{ACC}$ . Note 4: The $t_{\mbox{\scriptsize DF}}$ and $t_{\mbox{\scriptsize CF}}$ compare level is determined as follows: High to TRI-STATE, the measured $\rm V_{OH1}$ (DC) - 0.10V; Low to TRI-STATE, the measured $V_{OL1}$ (DC) $\pm$ 0.10V. Note 5: TRI-STATE may be attained using $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. Note 7: The outputs must be restricted to $V_{\mbox{CC}}\,+\,1.0\mbox{V}$ to avoid latch-up and device damage. Note 8: TTL Gate: I $_{OL} =$ 1.6 mA, I $_{OH} = -400~\mu A.$ C<sub>L</sub>: 100 pF includes fixture capacitance. Note 9: V<sub>PP</sub> may be connected to V<sub>CC</sub> except during programming. Note 10: Inputs and outputs can undershoot to $-2.0\mathrm{V}$ for 20 ns Max. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------------------------------------|----------------------------------------------------------|------|------|------|-------| | t <sub>AS</sub> | Address Setup Time | | 2 | | | μs | | t <sub>OES</sub> | OE Setup Time | | 2 | | | μs | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | | 2 | | | μs | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | | 2 | | | μs | | t <sub>DS</sub> | Data Setup Time | | 2 | | | μs | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | | | μs | | t <sub>DF</sub> | Output Enable to<br>Output Float Delay | CE = V <sub>IL</sub> | 0 | | 130 | ns | | t <sub>PW</sub> | Program Pulse Width | | 0.5 | 0.5 | 10 | ns | | toE | Data Valid from OE | Œ = V <sub>IL</sub> | | | 150 | ns | | Ірр | V <sub>PP</sub> Supply Current during<br>Programming Pulse | $\frac{\overline{CE} = V_{IL}}{\overline{PGM} = V_{IL}}$ | | | 30 | mA | | Icc | V <sub>CC</sub> Supply Current | | | | 10 | mA | | T <sub>A</sub> | Temperature Ambient | | 20 | 25 | 30 | °C | | V <sub>CC</sub> | Power Supply Voltage | | 5.75 | 6.0 | 6.25 | V | | V <sub>PP</sub> | Programming Supply Voltage | | 12.2 | 13.0 | 13.3 | V | | t <sub>FR</sub> | Input Rise, Fall time | | 5 | | | ns | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0.45 | V | | V <sub>IH</sub> | Input High Voltage | | 2.4 | 4.0 | | V | | t <sub>IN</sub> | Input Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | | tout | Output Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . The EPROM must not be inserted into or removed from a board with voltage applied to $V_{PP}$ or $V_{CC}$ . Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 4: Programming and program verify are tested with the Interactive Program Algorithm, at typical power supply voltages and timings. The Min and Max Limit Parameters are Design parameters, not Tested or guaranteed. ### **Programming Waveforms** (Note 3) 5 TL/D/10332-4 ### **Functional Description** #### **DEVICE OPERATION** The six modes of operation of the 27C256 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are $V_{CC}$ and $V_{PP}$ . The $V_{PP}$ power supply must be at 13.0V during the three programming modes, and must be at 5V in the other three modes. The $V_{CC}$ power supply must be at 6V during the three programming modes, and at 5V in the other three modes. #### **Read Mode** The 27C256 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to the delay from $\overline{\text{CE}}$ to output ( $t_{\text{CE}}$ ). Data is available at the outputs $t_{\text{OE}}$ after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}}$ has been low and addresses have been stable for at least $t_{\text{ACC}}$ – $t_{\text{OE}}$ . The sense amps are clocked for fast access time. $V_{CC}$ should therefore be maintained at operating voltage during read and verify. If $V_{CC}$ temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data. #### Standby Mode The 27C256 has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The 27C256 is placed in the standby mode by applying a CMOS high signal to the $\overline{\text{CE}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. #### **Output OR-Tying** Because 27C256s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not occur. To most efficiently use these two control lines, it is recommended that $\overline{\text{CE}}$ (pin 20) be decoded and used as the primary device selecting function, while $\overline{\text{OE}}$ (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. #### Programming CAUTION: Exceeding 14V on pin 1 (V<sub>PP</sub> will damage the 27C256. Initially, and after each erasure, all bits of the 27C256 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The 27C256 is in the programming mode when the V<sub>PP</sub> power supply is at 13.0V and $\overline{\text{OE}}$ is at V<sub>IH</sub>. It is required that at least a 0.1 $\mu\text{F}$ capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. When the address and data are stable, an active low TTL program pulse is applied to the $\overline{\text{CE}/\text{PGM}}$ input. A program pulse must be applied at each address location to be programmed. Any location may be programmed at any time—either individually, sequentially, or at random. The 27C256 is designed to be programmed with interactive programming, where each address is programmed with a series of 0.5 ms pulses until it verifies (up to a maximum of 20 pulses or 10 ms). The 27C256 must not be programmed with a DC signal applied to the $\overline{\text{CE}/\text{PGM}}$ input. Programming multiple 27C256s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled 27C256s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{\text{CE}}/\overline{\text{PGM}}$ input programs the paralleled 27C256s. | TABL | E I. M | ode S | election | |------|--------|-------|----------| | Mode Pins | CE/PGM<br>(20) | ŌE<br>(22) | V <sub>PP</sub> (1) | V <sub>CC</sub> (28) | Outputs<br>(11–13, 15–19) | |-----------------|-----------------|-----------------|---------------------|----------------------|---------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | 5V | 5V | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Don't Care | 5V | 5V | Hi-Z | | Program | V <sub>IL</sub> | V <sub>IH</sub> | 13.0V | 6V | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | V <sub>IL</sub> | 13.0V | 6V | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | 13.0V | 6V | Hi-Z | | Output Disable | Don't Care | V <sub>IH</sub> | 5V | 5V | Hi-Z | ### Functional Description (Continued) #### **Program Inhibit** Programming multiple 27C256s in parallel with different data is also easily accomplished. Except for $\overline{\text{CE}}$ all like inputs (including $\overline{\text{OE}}$ ) of the parallel 27C256s may be common. A TTL low level program pulse applied to an 27C256's. $\overline{\text{CE}}/\overline{\text{PGM}}$ input with V<sub>PP</sub> at 13.0V will program that 27C256. A TTL high level $\overline{\text{CE}}$ input inhibits the other 27C256s from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with $V_{PP}$ at 13.0V. $V_{PP}$ must be at $V_{CC}$ , except during programming and program verify. #### **ERASURE CHARACTERISTICS** The erasure characteristics of the 27C256 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å–4000Å range. After programming, opaque labels should be placed over the 27C256's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the 27C256 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity × exposure time) for erasure should be a minimum of 15W-sec/cm². The 27C256 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table II shows the minimum 27C256 erasure time for various light intensities An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incompete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, $I_{CC}$ , has three segments that are of interest to the system designer—the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated $V_{\mbox{\footnotesize CC}}$ transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 $\mu\text{F}$ bulk electrolytic capacitor should be used between $V_{\mbox{\footnotesize CC}}$ and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. **TABLE II. Minimum 27C256 Erasure Time** | Light Intensity<br>(Micro/Watts/cm²) | Erasure Time<br>(Minutes) | |--------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 25 | | 5,000 | 50 | TOP VIEW BOTTOM VIEW SIDE VIEW EA32CQ (REV A) 32L Leadless Chip Carrier (E) Order Number 27C256E350/883, 27C256E300/883, 27C256E250/883 NS Package Number EA32CQ ### Physical Dimensions inches (millimeters) (Continued) Lit. # 114730 28 Lead EPROM Dual-In-Line Cerdip Package (JQ) Small Window Order Number 27C256Q350/883, 27C256Q300/883, 27C256Q250/883 **NS Package Number J28AQ** #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408