#### **Features** - Paged Configurations with Page Reset on Power-Up or RST Signal - 4 Pages, 16K x 8 - Low Power CMOS Operation 100 μA max. Standby 20 mA max. Active at 5 MHz - Fast Read Access Time 120ns - Wide Selection of JEDEC Standard Packages Including OTP 28-Lead 600 mil Cerdip and OTP Plastic DIP or SOIC 32-Pad LCC and OTP PLCC - 5V± 10% Supply - High Reliability CMOS Technology 2000V ESD Protection 200mA Latchup Immunity - Rapid Programming 100μs/byte (typical) - Two-line Control - CMOS and TTL Compatible Inputs and Outputs - Integrated Product Identification Code - Military, Commercial and Industrial Temperature Ranges - Fully Compatible with 27128, 27513, 27011 #### **Block Diagram** | Address<br>Pins | Number<br>of Pages | Bits per<br>Page | |-----------------|--------------------|------------------| | A0-A13 | 4 | 131,072 | | Pin Name | Function | |--------------------|-------------------| | A0-A13 | Addresses | | 02-07 | Outputs | | 1/00-1/01 | Input/Output | | CE | Chip Enable | | OE/V <sub>PP</sub> | Output Enable | | WE | Page Write Enable | | RST | Page Reset | | NC | No Connect | ### **Pin Configurations** Note: PLCC Package Pins 1 and 17 are DON'T CONNECT. 512K (4x16Kx8) UV Erasable Paged CMOS EPROM 4 #### Description The AT27C513R is a low-power, high performance 524,288 bit Ultraviolet Erasable and Electrically Programmable Read Only Memory (EPROM). This device requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 120ns, making this part compatible with high performance microprocessor systems by eliminating the need for speed-reducing WAIT states. The AT27C513R features page mode addressing. Atmel's 27C513R has 4 pages, each organized 16K x 8, and provides a compatible upgrade for existing 128K EPROM based designs. Increased memory capacity and improved system performance can now be easily retrofitted without using costly additional board space. The AT27C513R has an automatic page latch clear circuit to ensure consistent page selection during system bootstrapping. The page latches are automatically reset to page 0 upon power-up (resets typically for $V_{CC} \le 3.8V$ ) or when $\overline{RST}$ is brought low $(V_{IL})$ . The AT27C513R meets or exceeds all specifications for the AT27C513. Atmel's 1.2 micron scaled CMOS technology additionally provides lower active power consumption, and significantly faster programming. Power consumption is typically only 8mA in Active Mode and less than 10uA in Standby. The AT27C513R is available in a choice of industry standard JEDEC-approved packages including; 28-pin DIP in ceramic or one time programmable (OTP) plastic, and 32-pad ceramic leadless chip carrier (LCC) or OTP plastic J-leaded chip carrier (PLCC). All devices feature a two line control $(\overline{CE},\overline{OE})$ to give designers the flexibility to prevent bus contention. With a high density 64K byte storage capability, the Atmel 512K EPROMs allow firmware to be stored reliably and to be quickly accessed by the system without the delays of mass storage media. The AT27C513R has additional features to ensure high quality and efficient production use. The rapid programming algorithm reduces the time required to program the chip and guarantees reliable programming. Programming time is typically $100\mu$ s/byte. The Integrated Product Identification Code electronically identifies the device and manufacturing origin. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages. ## Page Selection Data (1) | | Page | DiN | |----------------|-----------------|------| | Page Selection | I/O1 | I/Oo | | Select Page 0 | V <sub>IL</sub> | VIL | | Select Page 1 | VIL | ViH | | Select Page 2 | ViH | VIL | | Select Page 3 | ViH | ViH | Note: 1. The AT27C513R automatically resets to page 0 whenever $V_{CC} \le 3.8V$ (typical conditions). ### **Operating Modes** | MODE \ PIN | CE | OE/V <sub>PP</sub> | WE | RST | Ai | V <sub>CC</sub> <sup>(3)</sup> | Outputs | I/Oi | |------------------------------------------|-----|--------------------|-----|-----------------|-----------------------------------------------------------------------------------------------------|--------------------------------|------------------------|------------------------| | Read | ViL | VIL | ViH | VIH | Ai | Vcc | Dout | Dout | | Output Disable | VIL | ViH | ViH | ViH | X <sup>(1)</sup> | Vcc | High Z | High Z | | Standby | VIH | Х | X | ViH | Х | Vcc | High Z | High Z | | Rapid<br>Program <sup>(2)</sup> | VIL | V <sub>PP</sub> | VIH | ViH | Ai | Vcc | D <sub>IN</sub> | D <sub>IN</sub> | | PGM Verify | VIL | VIL | VIH | ViH | Ai | Vcc | Dout | Dout | | PGM Inhibit | ViH | V <sub>PP</sub> | ViH | ViH | X | Vcc | High Z | High Z | | Page Select | VIL | ViH | VIL | ViH | X | Vcc (3) | High Z | Page DiN | | Page Reset | Х | Х | Х | ViL | Х | Vcc (3) | High Z | High Z | | Product<br>Identification <sup>(5)</sup> | VIL | ViL | VIH | V <sub>IH</sub> | A9=V <sub>H</sub> <sup>(4)</sup><br>A0=V <sub>IH</sub> or V <sub>IL</sub><br>A1-A13=V <sub>IL</sub> | Vcc | Identification<br>Code | Identification<br>Code | - Notes: 1. X can be VIL or VIH. - 2. Refer to Programming characteristics. - 3. Page 0 is automatically selected at power up $(V_{CC} < 3.8V)$ . - 4. $V_H = 12.0 \pm 0.5 V$ . 5. Two identifier bytes may be selected. All Ai inputs are held low $(V_{IL})$ , except A9 which is set to $V_H$ and A0 which is toggled low $(V_{IL})$ to select the Manufacturer's Identification byte and high $(V_{IH})$ to select the Device Code byte. #### 4 ## **Absolute Maximum Ratings\*** | Temperature Under Blas55°C to + 125° | C | |-----------------------------------------------------------|----------------| | Storage Temperature65°C to +150° | C, | | Voltage on Any Pln with<br>Respect to Ground2.0V to +7.0V | (1) | | Voltage on A9 with<br>Respect to Ground2.0V to +14.0V | (1) | | Vpp Supply Voltage with Respect to Ground2.0V to +14.0V | (1) | | Integrated UV Erase Dose7258 we sec/cn | n <sup>2</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### Notes: Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin voltage is VCC+0.75V dc which may overshoot to +7.0V for pulses of less than 20ns. #### D.C. and A.C. Operating Conditions for Read and Page Select Operations | | | AT27C513R | | | | | | | |------------------|------|--------------|---------------|---------------|---------------|--|--|--| | | | -12 | -15 | -20 | -25 | | | | | Operating | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | | | | Temperature | Ind. | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | | | | (Case) | Mil. | | -55°C - 125°C | -55°C - 125°C | -55°C - 125°C | | | | | Vcc Power Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | | | | ## D.C. and Operating Characteristics for Read and Page Select Operations | Symbol | Parameter | Condition | | Min | Max | Units | |-----------------|------------------------------------------------|--------------------------------------------------------|-----------|---------|-------|-------| | I <sub>LI</sub> | Input Load Current | $V_{IN} = -0.1V$ to $V_{CC} + 1V$ | | | 10 | μΑ | | llo | Output Leakage Current | $V_{OUT} = -0.1V$ to $V_{CC} + 0.1V$ | | | 10 | μΑ | | | | I <sub>SB1</sub> (CMOS) | Com. | | 100 | μΑ | | IsB | V <sub>CC</sub> <sup>(1)</sup> Standby Current | $\overline{CE} = V_{CC}-0.3$ to $V_{CC} + 1.0V$ | Ind.,Mil. | | 200 | μΑ | | 130 | Voc olandby current | I <sub>SB2</sub> (TTL) | Com. | | 2 | mA | | | | $\overline{CE} = 2.0 \text{ to V}_{CC} + 1.0 \text{V}$ | Ind.,Mil. | | 3 | mA | | loo | Vcc Active Current | $f = 5MHz, I_{OUT} = 0mA,$ | Com. | | 20 | mA | | Icc | VCC Active Current | CE = VIL | Ind.,Mil. | | 25 | mA | | VIL | Input Low Voltage | | | -0.6 | 0.8 | ٧ | | ViH | Input High Voltage | | | 2.0 | Vcc+1 | ٧ | | Vol | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | | .45 | ٧ | | | | I <sub>OH</sub> = -100μ A | | Vcc-0.3 | | ٧ | | Vон | Output High Voltage | IOH = -2.5mA | | 3.5 | | ٧ | | | | $I_{OH} = -400\mu A$ | | 2.4 | | ٧ | | VCLR | Page Latch Clear<br>Vcc Supply Voltage | | | | 4.0 | ٧ | Notes: 1. V<sub>CC</sub> must be applied simultaneously or before $\overline{OE}/V_{PP}$ , and removed simultaneously or after $\overline{OE}/V_{PP}$ . #### A.C. Characteristics for Read Operation | | | | | | | | AT27 | 'C513F | ₹ | | | | |----------------------------------|-----------------------------------------------------------------------------|----------------------------------|------------|-----|-----|-----|------|--------|-----|-----|-----|-------| | | | | | | 12 | - | 15 | - | 20 | -2 | 25 | | | Symbol | Parameter | Condition | | Min | Max | Min | Мах | Min | Max | Min | Max | Units | | . (4) | Address to | CE = OE/Vpp | Com., Ind. | | 120 | | 150 | | 200 | | 250 | ns | | tacc (4) | Output Delay | =VIL | Mil. | | | | 150 | | 200 | | 250 | ns | | tce (3) | CE to<br>Output Delay | OE/Vpp = Vil | | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>OE</sub> (3,4) | OE/V <sub>PP</sub> to<br>Output Delay | CE = VIL | | | 60 | | 60 | | 75 | | 100 | ns | | t <sub>DF</sub> <sup>(2,5)</sup> | OE/V <sub>PP</sub> or CE<br>High to Output Float | CE = VIL | | | 50 | | 50 | | 55 | | 60 | ns | | tон | Output Hold from<br>Address, CE or<br>OE/Vpp, which-<br>ever occurred first | CE = OE/Vpp<br>= V <sub>IL</sub> | | | 0 | | 0 | | 0 | | 0 | ns | # A.C. Waveforms for Read Operation (1) #### Notes - Timing measurement references are 0.8V and 2.0V. Input AC driving levels are 0.45V and 2.4V, unless otherwise specified. - tDF is specified from OE/VPP or CE, whichever occurs first. Output float is defined as the point when data is no longer driven. - OE/VPP may be delayed up to tCE-tOE after the falling edge of CE without impact on tCE. - OE/V<sub>PP</sub> may be delayed up to t<sub>ACC</sub>-t<sub>OE</sub> after the address is valid without impact on t<sub>ACC</sub>. - 5. This parameter is only sampled and is not 100% tested. ## A.C. Waveforms for Page Reset Operation ## Pin Capacitance $(f = 1 MHz T = 25^{\circ}C)^{(1)}$ | | Тур | Max | Units | Conditions | |------|-----|-----|-------|----------------| | Cin | 4 | 6 | pF | VIN = 0V | | Соит | 8 | 12 | pF | $V_{OUT} = 0V$ | Notes: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. #### A.C. Characteristics for Page Select and Page Reset Operations | | | | AT27C513R | | | | | | | | | |----------------------------------|---------------------------------------------------|--------------------------------------|-----------|-----|-----|-----|-----|-----|-----|-----|-------| | | | | | 12 | | 15 | -2 | 20 | -2 | 25 | | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Min | Max | Units | | tcw (1) | CE to End of Write | OE/Vpp = ViH | 110 | | 110 | | 145 | | 180 | | ns | | twp (1) | Write Pulse Width | OE/V <sub>PP</sub> = V <sub>IH</sub> | 60 | | 60 | | 80 | | 100 | | ns | | twn (3) | Write Recovery Time | | 20 | | 20 | | 20 | | 20 | | ns | | tos | Data Setup Time | OE/V <sub>PP</sub> = V <sub>IH</sub> | 35 | | 35 | | 45 | | 50 | | ns | | tDH | Data Hold Time | OE/Vpp = ViH | 20 | | 20 | | 20 | | 20 | | ns | | tcs | CE to Write Setup Time | OE/Vpp = ViH | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WH</sub> <sup>(2,3)</sup> | WE Low from OE/V <sub>PP</sub><br>High Delay Time | | 50 | | 50 | | 50 | | 55 | | ns | | trst | Reset Low Time | | 120 | | 150 | | 200 | | 250 | | ns | | trav | Reset to Address Valid | | 120 | | 150 | | 200 | | 250 | | ns | Notes: 1. Writing can be terminated by either $\overline{CE}$ or $\overline{WE}$ going high after the minimum $t_{CW}$ or $t_{WP}$ reguirements have been met. - 2. $\overline{\rm OE}/V_{PP}$ must be at $V_{IH}$ during a Page Select. - 3. This parameter is only sampled and is not 100% tested. #### A.C. Waveforms for Page Select Operation # Input Test Waveforms and Measurement Levels #### **Output Test Load** ## **D.C. Programming Characteristics** $T_A=25\pm5^{\circ}C$ , $V_{CC}=6.5\pm0.25V$ , $\overline{OE}/V_{PP}=13.0\pm0.25V$ | Sym- | | Test | LI | mits | | |------------------|-----------------------------------------|---------------------------|------|--------------------|-------| | bol | Parameter | Conditions | Min | Max | Units | | lu | Input Load<br>Current | $V_{IN} = V_{IL}, V_{IH}$ | | 10 | μΑ | | VIL | Input Low Level | (All Inputs) | -0.6 | 0.8 | ٧ | | ViH | Input High Level | | 2.0 | V <sub>CC+</sub> 1 | ٧ | | Vol | Output Low Volt. | I <sub>OL</sub> = 2.1mA | | .45 | ٧ | | Voн | Output High Volt. | I <sub>OH</sub> = -400µA | 2.4 | | V | | ICC2 | Vcc Supply Currer<br>(Program and Ver | nt<br>rify) | | 25 | mA | | 1 <sub>PP2</sub> | OE/V <sub>PP</sub> Current | CE = V <sub>IL</sub> | | 25 | mA | | VıD | A9 Product<br>Identification<br>Voltage | | 11.5 | 12.5 | ٧ | #### \*A.C. Conditions of Test: | Input Rise and Fall Times (10% to 90%) | 20ns | |----------------------------------------|----------------| | Input Pulse Levels | .0.45V to 2.4V | | Input Timing Reference Level | | | Output Timing Reference Level | 0.8V to 2.0V | # A.C. Programming Characteristics $T_A=25\pm5^{\circ}C,\ V_{CC}=6.5\pm0.25V,\ \overline{OE}/V_{PP}=13.0\pm0.25V$ | Sym- | | Test<br>Conditions* | Lir | | | |-----------------|-------------------------------------------------------------|---------------------|-----|-----|-------| | bol | Parameter | (see Note 1) | Min | Max | Units | | tas | Address Setup Time | ) | 2 | | μS | | toes | OE/V <sub>PP</sub> Setup Time | | 2 | | μS | | toeh | OE/V <sub>PP</sub> Hold Time | | 2 | | μS | | tos | Data Setup Time | | 2 | | μS | | tan | Address Hold Time | | 0 | | μS | | t <sub>DH</sub> | Data Hold Time | | 2 | | μS | | torp | CE High to Out-<br>put Float Delay | (Note 2) | 0 | 130 | ns | | tvcs | Vcc Setup Time | | 2 | | μS | | tpw | CE Program<br>Pulse Width | (Note 3) | 95 | 105 | μS | | tov | Data Valid from CE | (Note 2) | | 1 | μS | | tvR | OE/V <sub>PP</sub> Recovery Ti | me | 2 | | μS | | tprt | OE/V <sub>PP</sub> Pulse<br>Rise Time During<br>Programming | | 50 | | ns | #### Notes: - 1. $V_{CC}$ must be applied simultaneously or before $\overline{OE}/V_{PP}$ and removed simultaneously or after OE/Vpp. - This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven - see timing diagram. - 3. Program Pulse width tolerance is 100µsec±5%. ## Programming Waveforms (1) #### Notes: - 1. The Input Timing Reference is 0.8V for $V_{IL}$ and 2.0V for $V_{IH}$ . - 2. tDV and tDFP are characteristics of the device but must be accommodated by the programmer. - 3. The proper page to be programmed must be selected by a page select operation prior to programming the AT27C513R. ## Rapid Programming Algorithm (1) A $100\mu$ s $\overline{\text{CE}}$ pulse width is used to program. The address is set to the first location. $V_{CC}$ is raised to 6.5V and $\overline{\text{OE}}/\text{Vpp}$ is raised to 13.0V. Each address is first programmed with one $100\mu$ s $\overline{\text{CE}}$ pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive $100\mu$ s pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. $\overline{\text{OE}}/\text{Vpp}$ is then lowered to $V_{IL}$ and $V_{CC}$ to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails. Note: 1. The proper page to be programmed must be selected by a page select operation prior to programming the AT27C513R. #### **Erasure Characteristics** The entire memory array of the AT27C513R is erased (all outputs read as VOH) after exposure to ultraviolet light at a wavelength of 2537 Å. Complete erasure is assured after a minimum of 20 minutes exposure using 12,000 µW/cm² intensity lamps spaced one inch away from the chip. Minimum erase time for lamps at other intensity ratings can be calculated from the minimum integrated erasure dose of 15W•sec/cm². To prevent unintentional erasure, an opaque label is recommended to cover the clear window on any UV erasable EPROM which will be subjected to continuous fluorescent indoor lighting or sunlight. #### Identification Code: | | Pins | | | | | Hex | | | | | |--------------|------|----|----|----|----|-----|----|----|----|------| | Codes | AO | 07 | O6 | O5 | 04 | Оз | O2 | 01 | 00 | Data | | Manufacturer | | 0 | | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | Device Type | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | ## Ordering Information | tacc | CC Icc (mA) | | Ordering Code | Package | Operation Range | | |------|-------------|---------|----------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------|------------------------------| | (ns) | Active | Standby | Ordering Code | Fackage | Operation hange | | | 120 | 20 | 0.1 | AT27C513R-12DC<br>AT27C513R-12LC | 28DW6<br>32LW | Commercial<br>(0°C to 70°C) | | | 120 | 25 | 0.2 | AT27C513R-12DI<br>AT27C513R-12LI | 28DW6<br>32LW | Industrial<br>(-40°C to 85°C) | | | 150 | 20 | 0.1 | AT27C513R-15DC<br>AT27C513R-15LC<br>AT27C513R-15PC<br>AT27C513R-15JC<br>AT27C513R-15RC | 28DW6<br>32LW<br>28P6<br>32J<br>28R | Commercial<br>(0°C to 70°C) | | | 150 | 25 | 0.2 | AT27C513R-15DI<br>AT27C513R-15LI<br>AT27C513R-15PI<br>AT27C513R-15JI<br>AT27C513R-15RI | 28DW6<br>32LW<br>28P6<br>32J<br>28R | Industrial<br>(-40°C to 85°C) | | | | | | | AT27C513R-15DM<br>AT27C513R-15LM | 28DW6<br>32LW | Military<br>(-55°C to 125°C) | | | į. | | AT27C513R-15DM/883<br>AT27C513R-15LM/883 | 28DW6<br>32LW | Military/883C<br>Class B, Fully Compliant<br>(-55°C to 125°C) | | | 200 | 20 | 0.1 | AT27C513R-20DC<br>AT27C513R-20LC<br>AT27C513R-20PC<br>AT27C513R-20JC<br>AT27C513R-20RC | 28DW6<br>32LW<br>28P6<br>32J<br>28R | Commercial<br>(0°C to 70°C) | | | 200 | 25 | 0.2 | AT27C513R-20DI<br>AT27C513R-20LI<br>AT27C513R-20PI<br>AT27C513R-20JI<br>AT27C513R-20RI | 28DW6<br>32LW<br>28P6<br>32J<br>28R | Industrial<br>(-40°C to 85°C) | | | | | | AT27C513R-20DM<br>AT27C513R-20LM | 28DW6<br>32LW | Military<br>(-55°C to 125°C) | | | | | | AT27C513R-20DM/883<br>AT27C513R-20LM/883 | 28DW6<br>32LW | Military/883C<br>Class B, Fully Compliant<br>(-55°C to 125°C) | | | 250 | 20 | 0.1 | AT27C513R-25DC<br>AT27C513R-25LC<br>AT27C513R-25PC<br>AT27C513R-25JC<br>AT27C513R-25RC | 28DW6<br>32LW<br>28P6<br>32J<br>28R | Commercial<br>(0°C to 70°C) | | #### 1 # Ordering Information | tacc<br>(ns) | Icc (mA) | | Ondering Onde | Darles | | | |--------------|----------|---------|----------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------|--| | | Active | Standby | Ordering Code | Package | Operation Range | | | 250 25 | 25 | 0.2 | AT27C513R-25DI<br>AT27C513R-25LI<br>AT27C513R-25PI<br>AT27C513R-25JI<br>AT27C513R-25RI | 28DW6<br>32LW<br>28P6<br>32J<br>28R | Industrial<br>(-40°C to 85°C) | | | | | | AT27C513R-25DM<br>AT27C513R-25LM | 28DW6<br>32LW | Military<br>(-55°C to 125°C) | | | | | | AT27C513R-25DM/883<br>AT27C513R-25LM/883 | 28DW6<br>32LW | Military/883C<br>Class B, Fully Compliant<br>(-55°C to 125°C) | | | | Package Type | | |-------|----------------------------------------------------------------------|--| | 28DW6 | 28 Lead, 0.600" Wide, Windowed, Ceramic Dual Inline Package (Cerdip) | | | 32J | 32 Lead, Plastic J-Leaded Chip Carrier OTP (PLCC) | | | 32LW | 32 Pad, Windowed, Ceramic Leadless Chip Carrier (LCC) | | | 28P6 | 28 Lead, 0.600" Wide, Plastic Dual Inline Package OTP (PDIP) | | | 28R | 28 Lead, 0.330" Wide, Plastic Gull Wing Small Outline OTP (SOIC) | |