# FDN360P # Single P-Channel PowerTrench™ MOSFET ## **General Description** This P-Channel Logic Level MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance. These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required. ## **Applications** - DC/DC converter - Load switch - Motor drives ## **Features** • -2 A, -30 V. $$R_{DS(on)} = 0.080~\Omega~@V_{GS} = -10~V$$ $R_{DS(on)} = 0.125~\Omega~@V_{GS} = -4.5~V.$ - Low gate charge (5nC typical). - Fast switching speed. - $\bullet \;\;$ High performance trench technology for extremely low $R_{\mbox{\tiny DS(ION)}}.$ - High power and current handling capability. Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | Ratings | Units | | |-----------------------------------|------------------------------------------|-------------|-------|---| | V <sub>DSS</sub> | Drain-Source Voltage | -30 | V | | | V <sub>GSS</sub> | Gate-Source Voltage | <u>+</u> 20 | V | | | I <sub>D</sub> | Drain Current - Continuous | (Note 1a) | -2 | Α | | | - Pulsed | | -20 | | | P <sub>D</sub> | Power Dissipation for Single Operation | (Note 1a) | 0.5 | W | | | | (Note 1b) | 0.46 | | | T <sub>J</sub> , T <sub>stg</sub> | Operating and Storage Junction Temperatu | -55 to +150 | ∘C | | **Thermal Characteristics** | $R_{\theta^{JA}}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 250 | °C/W | |-------------------|-----------------------------------------|-----------|-----|------| | $R_{\theta^{JC}}$ | Thermal Resistance, Junction-to-Case | (Note 1) | 75 | °C/W | Package Outlines and Ordering Information | Device Marking | Device | Reel Size | Tape Width | Quantity | | |----------------|---------|-----------|------------|------------|--| | 360 | FDN360P | 7" | 8mm | 3000 units | | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------|-------------------------|----------------| | Off Char | acteristics | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$ | -30 | | | V | | ABVdss<br>ΔTJ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C | | 20 | | mV/∘C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$ | | | -1 | μΑ | | $I_{GSSF}$ | Gate-Body Leakage Current,<br>Forward | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | 100 | nA | | $I_{GSSR}$ | Gate-Body Leakage Current,<br>Reverse | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | -100 | nA | | On Char | acteristics (Note 2) | | | | | | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$ | -1 | -1.8 | -3 | V | | <u>A</u> VGS(th)<br>ΔΤ <sub>J</sub> | Gate Threshold Voltage Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C | | -4 | | mV/∘C | | R <sub>DS(on)</sub> | Static Drain-Source<br>On-Resistance | V <sub>GS</sub> = -10 V, I <sub>D</sub> = -2 A<br>V <sub>GS</sub> = -10 V, I <sub>D</sub> = -2 A, T <sub>J</sub> =125°C<br>V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -1.5 A | | 0.060<br>0.080<br>0.095 | 0.080<br>0.136<br>0.125 | Ω | | I <sub>D(on)</sub> | On-State Drain Current | V <sub>GS</sub> = -10 V, V <sub>DS</sub> = -5 V | -20 | | | Α | | g <sub>FS</sub> | Forward Transconductance | $V_{DS} = -5 \text{ V}, I_{D} = -2 \text{ A}$ | | 5.5 | | S | | Dynamic | Characteristics | • | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = -15 \text{ V}, V_{GS} = 0 \text{ V},$ | | 420 | | pF | | C <sub>oss</sub> | Output Capacitance | f = 1.0 MHz | | 140 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 60 | | pF | | | ng Characteristics (Note 2) | - | | | I | | | SWILCIIII | Turn-On Delay Time | $V_{DD} = -15 \text{ V}, I_D = -1 \text{ A},$ | | 9 | 18 | ns | | t <sub>d(on)</sub> | rain on bolay rimo | | | 8 | 16 | ns | | | Turn-On Rise Time | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$ | | 0 | 10 | | | $t_{d(on)}$ $t_r$ $t_{d(off)}$ | • | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$ | | 18 | 29 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS}$ = -10 V, $R_{GEN}$ = 6 $\Omega$ | | _ | _ | ns<br>ns | | tr | Turn-On Rise Time Turn-Off Delay Time | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$ $V_{DS} = -15 \text{ V}, I_{D} = -2 \text{ A},$ | | 18 | 29 | | | $t_r$ $t_{d(off)}$ $t_f$ $Q_g$ | Turn-On Rise Time Turn-Off Delay Time Turn-Off Fall Time | | | 18 | 29<br>12 | ns | | t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-On Rise Time Turn-Off Delay Time Turn-Off Fall Time Total Gate Charge | V <sub>DS</sub> = -15 V, I <sub>D</sub> = -2 A, | | 18<br>6<br>5 | 29<br>12 | ns<br>nC | | $\begin{array}{c} t_r \\ t_{d(off)} \\ t_f \\ Q_g \\ Q_{gs} \\ Q_{gd} \end{array}$ | Turn-On Rise Time Turn-Off Delay Time Turn-Off Fall Time Total Gate Charge Gate-Source Charge Gate-Drain Charge | $V_{DS} = -15 \text{ V}, I_{D} = -2 \text{ A},$ $V_{GS} = -10 \text{ V},$ | | 18<br>6<br>5<br>1.7 | 29<br>12 | ns<br>nC<br>nC | | $\begin{array}{c} t_r \\ t_{d(off)} \\ t_f \\ Q_g \\ Q_{gs} \\ Q_{gd} \end{array}$ | Turn-On Rise Time Turn-Off Delay Time Turn-Off Fall Time Total Gate Charge Gate-Source Charge | V <sub>DS</sub> = -15 V, I <sub>D</sub> = -2 A,<br>V <sub>GS</sub> = -10 V, | | 18<br>6<br>5<br>1.7 | 29<br>12 | ns<br>nC<br>nC | #### Notes R<sub>BJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BJC</sub> is guaranteed by design while R<sub>BJA</sub> is determined by the user's board design. a) 250°C/W when mounted on a 0.02 in² Pad of 2 oz. Cu. b) 270°C/W when mounted on a 0.001 in² pad of 2 oz. Cu. Scale 1 : 1 on letter size paper 2. Pulse Test: Pulse Width $\leq 300~\mu\text{s},~\text{Duty Cycle} \leq 2.0\%$ 20 # **Typical Characteristics** RDS(ON), NORMALIZED DRAIN-SOURCE ON-RESISTANCE 0.5 0 4 8 12 16 -I<sub>D</sub>, DRAIN CURRENT (A) V<sub>GS</sub>= -4.0V 4.5V -5.0V Figure 1. On-Region Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. -7.0V -10V Figure 3. On-Resistance Variation with Temperature. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 5. Transfer Characteristics. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. # Typical Characteristics (continued) Figure 7. Gate Charge Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1b. Transient themal response will change depending on the circuit board design. # SSOT-3 Embossed Carrier Tape Configuration: Figure 3.0 | | Dimensions are in millimeter | | | | | | | | | | | | | | |-----------------|------------------------------|-----------------|---------------|-----------------|-------------------|-----------------|-------------|-----------------|---------------|---------------|-----------------|-------------------|---------------|---------------| | Pkg type | A0 | В0 | w | D0 | D1 | E1 | E2 | F | P1 | P0 | K0 | т | Wc | Тс | | SSOT-3<br>(8mm) | 3.15<br>+/-0.10 | 2.77<br>+/-0.10 | 8.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.125<br>+/-0.125 | 1.75<br>+/-0.10 | 6.25<br>min | 3.50<br>+/-0.05 | 4.0<br>+/-0.1 | 4.0<br>+/-0.1 | 1.30<br>+/-0.10 | 0.228<br>+/-0.013 | 5.2<br>+/-0.3 | 0.06<br>+/-02 | Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C). Sketch A (Side or Front Sectional View) Component Rotation Sketch B (Top View) Component Rotation Sketch C (Top View) Component lateral movement ## SSOT-3 Reel Configuration: Figure 4.0 | Dimensions are in inches and millimeters | | | | | | | | | | |------------------------------------------|----------------|---------------|--------------|-----------------------------------|---------------|-------------|-----------------------------------|---------------|-----------------------------| | Tape Size | Reel<br>Option | Dim A | Dim B | Dim C | Dim D | Dim N | Dim W1 | Dim W2 | Dim W3 (LSL-USL) | | 8mm | 7" Dia | 7.00<br>177.8 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 2.165<br>55 | 0.331 +0.059/-0.000<br>8.4 +1.5/0 | 0.567<br>14.4 | 0.311 - 0.429<br>7.9 - 10.9 | | 8mm | 13" Dia | 13.00<br>330 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 4.00<br>100 | 0.331 +0.059/-0.000<br>8.4 +1.5/0 | 0.567<br>14.4 | 0.311 - 0.429<br>7.9 - 10.9 | # SuperSOT™-3 Tape and Reel Data and Package Dimensions, continued # SuperSOT™-3 (FS PKG Code 32) Scale 1:1 on letter size paper Dimensions shown below are in: inches [millimeters] Part Weight per unit (gram): 0.0097 LAND PATTERN RECOMMENDATION NOTES: UNLESS OTHERWISE SPECIFIED SUPER SOT , 3 LEADS - 1. STANDARD LEAD FINISH TO BE 150 MICROINCHES / 3.81 MICROMETERS MINIMUM TIN/LEAD (SOLDER) ON COPPER. - 2. NO JEDEC REGISTRATION AS OF DEC. 1995. ## **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. FACT $^{\text{TM}}$ QFET $^{\text{TM}}$ FACT Quiet Series $^{\text{TM}}$ QS $^{\text{TM}}$ $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series^{\mathsf{TM}}} \\ \mathsf{FASTr^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}3} \\ \mathsf{GTO^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}6} \\ \mathsf{HiSeC^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}8} \\ \end{array}$ #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |