# 4-Bit Transparent Latch / 4-to-16 Line Decoder The MC14514B and MC14515B are two output options of a 4 to 16 line decoder with latched inputs. The MC14514B (output active high option) presents a logical "1" at the selected output, whereas the MC14515B (output active low option) presents a logical "0" at the selected output. The latches are R–S type flip–flops which hold the last input data presented prior to the strobe transition from "1" to "0". These high and low options of a 4–bit latch / 4 to 16 line decoder are constructed with N–channel and P–channel enhancement mode devices in a single monolithic structure. The latches are R–S type flip–flops and data is admitted upon a signal incident at the strobe input, decoded, and presented at the output. These complementary circuits find primary use in decoding applications where low power dissipation and/or high noise immunity is desired. #### **Features** - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load the Rated Temperature Range - Pb-Free Packages are Available\* ## MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | ( | | | | | | | | |---------------------------------------------------|------------------------------------|---------------------------------|------|--|--|--|--| | Parameter | Symbol | Value | Unit | | | | | | DC Supply Voltage Range | $V_{DD}$ | -0.5 to +18.0 | V | | | | | | Input or Output Voltage Range (DC or Transient) | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+0.5 | V | | | | | | Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub> | ±10 | mA | | | | | | Power Dissipation per Package (Note 1) | P <sub>D</sub> | 500 | mW | | | | | | Ambient Temperature Range | T <sub>A</sub> | -55 to +125 | °C | | | | | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | | | | | Lead Temperature (8–Second Soldering) | TL | 260 | °C | | | | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. ### ON Semiconductor® http://onsemi.com MARKING DIAGRAMS MC145xxBCP AWLYYWWG хx MC145xxB AWLYYWWG = 14 or 15 A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package #### **PIN ASSIGNMENT** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **BLOCK DIAGRAM** ## **DECODE TRUTH TABLE** (Strobe = 1)\* | | | Data Inp | outs | | Selected Output | | | |---------|---|----------|------|---|------------------------------------------------------|--|--| | Inhibit | D | С | В | Α | MC14514 = Logic "1"<br>MC14515 = Logic "0" | | | | 0 | 0 | 0 | 0 | 0 | S0 | | | | 0 | 0 | 0 | 0 | 1 | S1 | | | | 0 | 0 | 0 | 1 | 0 | S2 | | | | 0 | 0 | 0 | 1 | 1 | S3 | | | | 0 | 0 | 1 | 0 | 0 | S4 | | | | 0 | 0 | 1 | 0 | 1 | S5 | | | | 0 | 0 | 1 | 1 | 0 | S6 | | | | 0 | 0 | 1 | 1 | 1 | S7 | | | | 0 | 1 | 0 | 0 | 0 | S8 | | | | 0 | 1 | 0 | 0 | 1 | S9 | | | | 0 | 1 | 0 | 1 | 0 | S10 | | | | 0 | 1 | 0 | 1 | 1 | S11 | | | | 0 | 1 | 1 | 0 | 0 | S12 | | | | 0 | 1 | 1 | 0 | 1 | S13 | | | | 0 | 1 | 1 | 1 | 0 | S14 | | | | 0 | 1 | 1 | 1 | 1 | S15 | | | | 1 | Х | Х | Х | Х | All Outputs = 0, MC14514<br>All Outputs = 1, MC14515 | | | ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | MC14514BCP | PDIP-24 | | | MC14514BCPG | PDIP-24<br>(Pb-Free) | 15 Units / Rail | | MC14514BDW | SOIC-24 | 30 Units / Rail | | MC14514BDWR2 | SOIC-24 | | | MC14514BDWR2G | SOIC-24<br>(Pb-Free) | 1000 / Tape & Reel | | MC14515BCP | PDIP-24 | | | MC14515BCPG | PDIP-24<br>(Pb-Free) | 15 Units / Rail | | MC14515BDW | SOIC-24 | 30 Units / Rail | | MC14515BDWR2 | SOIC-24 | | | MC14515BDWR2G | SOIC-24<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. X = Don't Care \*Strobe = 0, Data is latched ## $\textbf{ELECTRICAL CHARACTERISTICS} \ (\textit{Voltages Referenced to V}_{SS})$ | | | | - 5 | 5°C | | 25°C | | 125 | 5°C | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|------------------------------------|----------------------|----------------------------------|-------------------------------------------|----------------------|------------------------------------|----------------------|------| | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage "0" Level V <sub>in</sub> = V <sub>DD</sub> or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = 0 or V <sub>DD</sub> "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage "0" Level<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level<br>( $V_O = 0.5 \text{ or } 4.5 \text{ Vdc}$ )<br>( $V_O = 1.0 \text{ or } 9.0 \text{ Vdc}$ )<br>( $V_O = 1.5 \text{ or } 13.5 \text{ Vdc}$ ) | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | _<br>_<br>_ | Vdc | | | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 1.2<br>- 0.25<br>- 0.62<br>- 1.8 | -<br>-<br>- | - 1.0<br>- 0.2<br>- 0.5<br>- 1.5 | - 1.7<br>- 0.36<br>- 0.9<br>- 3.5 | -<br>-<br>-<br>- | - 0.7<br>- 0.14<br>- 0.35<br>- 1.1 | -<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | l <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | C <sub>in</sub> | - | _ | - | _ | 5.0 | 7.5 | _ | - | pF | | Quiescent Current (Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Note 3, 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | | 5.0<br>10<br>15 | | | $I_{T} = (2)$ | .35 μA/kHz)<br>.70 μA/kHz)<br>.05 μA/kHz) | f + I <sub>DD</sub> | | | μAdc | Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> – 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.002. ## **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | | | | All Types | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|------------------|-----------------------|--------------------|------| | Characteristic | Symbol | V <sub>DD</sub> | Min | Typ<br>(Note 6) | Max | Unit | | Output Rise Time $t_{TLH} = (3.0 \text{ ns/pF}) C_L + 30 \text{ ns}$ $t_{TLH} = (1.5 \text{ ns/pF}) C_L + 15 \text{ ns}$ $t_{TLH} = (1.1 \text{ ns/pF}) C_L + 10 \text{ ns}$ | t <sub>TLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 180<br>90<br>65 | 360<br>180<br>130 | ns | | Output Fall Time $t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$ $t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ $t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$ | t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time; Data, Strobe to S $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 465 ns $t_{PLH}$ , $t_{PHL}$ = (0.86 ns/pF) $C_L$ + 192 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 125 ns | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 550<br>225<br>150 | 1100<br>450<br>300 | ns | | Inhibit Propagation Delay Times $ \begin{array}{l} t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 315 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 117 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 75 \text{ ns} \\ \end{array} $ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 400<br>150<br>100 | 800<br>300<br>200 | ns | | Setup Time Data to Strobe | t <sub>su</sub> | 5.0<br>10<br>15 | 250<br>100<br>75 | 125<br>50<br>38 | -<br>-<br>- | ns | | Hold Time Strobe to Data | t <sub>h</sub> | 5.0<br>10<br>15 | -20<br>0<br>10 | - 100<br>- 40<br>- 30 | -<br>-<br>- | ns | | Strobe Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 350<br>100<br>75 | 175<br>50<br>38 | -<br>-<br>- | ns | - 5. The formulas given are for the typical characteristics only at 25°C. - 6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Drain Characteristics Test Circuit Figure 2. Dynamic Power Dissipation Test Circuit and Waveform Figure 3. Switching Time Test Circuit and Waveforms IN MC14515B ONLY #### COMPLEX DATA ROUTING Two MC14512 eight—channel data selectors are used here with the MC14514B four—bit latch/decoder to effect a complex data routing system. A total of 16 inputs from data registers are selected and transferred via a 3–state data bus to a data distributor for rearrangement and entry into 16 output registers. In this way sequential data can be re—routed or intermixed according to patterns determined by data select and distribution inputs. Data is placed into the routing scheme via the eight inputs on both MC14512 data selectors. One register is assigned to each input. The signals on A0, A1, and A2 choose one of eight inputs for transfer out to the 3–state data bus. A fourth signal, labelled Dis, disables one of the MC14512 selectors, assuring transfer of data from only one register. In addition to a choice of input registers, 1 thru 16, the rate of transfer of the sequential information can also be varied. That is, if the MC14512 were addressed at a rate that is eight times faster then the shift frequency of the input registers, the most significant bit (MSB) from each register could be selected for transfer to the data bus. Therefore, all of the most significant bits from all of the registers can be transferred to the data bus before the next most significant bit is presented for transfer by the input registers. Information from the 3–state bus is redistributed by the MC14514B four–bit latch/decoder. Using the four–bit address, D1 thru D4, the information on the inhibit line can be transferred to the addressed output line to the desired output registers, A thru P. This distribution of data bits to the output registers can be made in many complex patterns. For example, all of the most significant bits from the input registers can be routed into output register A, all of the next most significant bits into register B, etc. In this way horizontal, vertical, or other methods of data slicing can be implemented. #### **DATA ROUTING SYSTEM** #### PACKAGE DIMENSIONS #### PDIP-24 CASE 709-02 ISSUE D #### NOTES - POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. DIMENSION L TO CENTER OF LEADS WHEN - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD - 3. DIMENSION B DOES NOT INCLUDE MOLI - 4 CONTROLLING DIMENSION: INCH | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.235 | 1.265 | 31.37 | 32.13 | | | В | 0.540 | 0.560 | 13.72 | 14.22 | | | С | 0.155 | 0.200 | 3.94 | 5.08 | | | D | 0.014 | 0.022 | 0.36 | 0.56 | | | F | 0.040 | 0.060 | 1.02 | 1.52 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.065 | 0.080 | 1.65 | 2.03 | | | J | 0.008 | 0.015 | 0.20 | 0.38 | | | K | 0.115 | 0.135 | 2.92 | 3.43 | | | L | 0.600 | BSC | 15.24 | BSC | | | M | 0 ° | 15° | 0 ° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.02 | | ### SOIC-24 CASE 751E-04 ISSUE E #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 15.25 | 15.54 | 0.601 | 0.612 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.41 | 0.90 | 0.016 | 0.035 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.23 | 0.32 | 0.009 | 0.013 | | K | 0.13 | 0.29 | 0.005 | 0.011 | | M | 0° | 8° | 0° | 8° | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use a components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative